<?xml version="1.0" encoding="UTF-8"?>
<source>
  <jobs>
    <job>
      <externalid>629d842b-6a4</externalid>
      <Title>RTL/ Synthesis Digital Design, Sr Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>As a Senior RTL/Synthesis Digital Design Engineer, you will be responsible for architecting and developing RTL for high-bandwidth PHY IP and test chips. You will define synthesis constraints, resolve STA and simulation issues, and collaborate with verification, controller, and lab teams.</p>
<p>Key responsibilities include:</p>
<ul>
<li>Performing logical and physical synthesis, formal verification, and quality checks</li>
<li>Analysing timing violations and generating reports</li>
<li>Mentoring junior engineers and supporting digital flow development</li>
</ul>
<p>The ideal candidate will have a strong background in RTL design and synthesis, with expertise in industry tools such as VCS, Verdi, Spyglass, and Synopsys sign-off. You should also have good English communication skills and be able to work effectively in a team.</p>
<p>At Synopsys, we value talented individuals who are passionate about technology and problem-solving. We offer a comprehensive benefits package, including health and wellness programs, time away, family support, and competitive compensation.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design and synthesis, Industry tools (VCS, Verdi, Spyglass, Synopsys sign-off), Scripting skills (Perl, tcl, Python, Shell), Good English communication skills</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) used in the design, verification, and manufacturing of complex integrated circuits.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/da-nang/rtl-synthesis-digital-design-sr-engineer/44408/92715864528</Applyto>
      <Location>Da Nang</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>c12edbfc-7a0</externalid>
      <Title>DFT Junior Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</p>
<p>The role involves intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>As a DFT Junior Engineer, you will own DFT tasks, create timing constraints for mission and DFT modes, work with design and implementation teams, support customer IP integration and silicon bring-up, automate workflows with scripting, and mentor junior team members.</p>
<p>The impact you will have includes enhancing IP core testability and quality, accelerating time-to-market for new chipsets, facilitating seamless SoC integration, promoting best practices and team growth, advancing DFT methodologies at Synopsys, and supporting customers during silicon bring-up.</p>
<p>To be successful in this role, you will need a degree in Electronics, Electrical Engineering, or a related field, no DFT experience required for junior roles, knowledge of scan insertion, ATPG, JTAG, experience with Synopsys tools (Design Compiler, VCS, TetraMAX) preferred, and scripting skills (Perl, TCL, Python).</p>
<p>You will be an analytical, detail-oriented, proactive, collaborative and communicative individual who is adaptable and eager to learn.</p>
<p>Join a skilled DFT engineering team that values collaboration, innovation, and technical excellence. Benefit from mentorship and tackle industry-leading challenges together.</p>
<p>We offer a comprehensive range of health, wellness, and financial benefits. Your recruiter will share more about salary and benefits during the process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>entry</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>scan insertion, ATPG, JTAG, Synopsys tools (Design Compiler, VCS, TetraMAX), scripting skills (Perl, TCL, Python)</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/dft-junior-engineer-in-hcmc-ha-noi-da-nang/44408/92864858752</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>455b32d6-da0</externalid>
      <Title>IP Verification (USB)- Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p>We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.</p>
<p>You Are:
You are an accomplished verification engineer with a passion for excellence and a track record of delivering robust, high-quality IP solutions. You thrive in a fast-paced, dynamic environment and are excited by the opportunity to work on next-generation connectivity protocols that power commercial, enterprise, and automotive applications. With a solid foundation in Electrical/Electronics Engineering (BSEE with 5+ years or MSEE with 3+ years of relevant experience), you bring deep expertise in System Verilog and industry-standard verification methodologies such as UVM/OVM/VMM. Your hands-on experience developing HVL-based test environments and extracting meaningful verification metrics sets you apart as a technical leader.</p>
<p>You are a collaborative team player who values knowledge sharing and actively contributes to a culture of continuous improvement. Your familiarity with protocols like MIPI-I3C, UFS, AMBA, Ethernet, DDR, PCIe, and USB allows you to quickly ramp up on new projects and deliver results. You bring a strong analytical mindset, exceptional debugging skills, and a drive to meet and exceed quality metrics. Experienced with scripting languages like Perl, TCL, and Python, you automate processes for efficiency and scalability. Your strong communication skills, initiative, and global perspective enable you to work effectively with cross-functional and multi-site teams. Above all, you are a lifelong learner who embraces challenges, adapts to new technologies, and is committed to shaping the future of silicon design.</p>
<p>What You’ll Be Doing:
Specify, architect, and implement advanced verification environments for DesignWare IP cores using System Verilog and state-of-the-art methodologies.
Develop and execute comprehensive test plans, ensuring coverage of unit-level and system-level requirements.
Design, code, and debug testbenches, test cases, and functional coverage models to validate complex IP functionalities.
Perform functional coverage analysis and manage regression testing to achieve and maintain required quality metrics.
Collaborate closely with RTL designers and global verification teams to resolve issues and drive verification closure.
Leverage scripting (Perl, TCL, Python) to automate verification flows, streamline processes, and enhance productivity.
Contribute to the development and refinement of verification methodologies, including VIP development and formal verification approaches.</p>
<p>The Impact You Will Have:
Ensure the delivery of high-quality, robust IP cores that power critical applications in commercial, enterprise, and automotive markets.
Drive innovation in verification methodologies, setting new standards for efficiency and coverage.
Enhance time-to-market by identifying and resolving design and verification issues early in the development cycle.
Strengthen Synopsys’ reputation as a leader in silicon IP and verification through technical excellence and customer focus.
Mentor and support junior engineers, fostering a culture of learning and continuous improvement.
Contribute to the success of global, multi-site R&amp;D teams by providing expertise and driving cross-functional collaboration.</p>
<p>What You’ll Need:
BSEE with 5+ years or MSEE with 3+ years of relevant experience in ASIC or IP verification.
Expertise in developing HVL (System Verilog)-based verification environments and testbenches.
Strong hands-on experience with industry-standard simulators (VCS, NC, MTI) and debugging tools.
Proficiency in verification methodologies such as UVM, OVM, or VMM; exposure to formal verification is highly desirable.
Solid understanding of protocols such as MIPI-I3C/UFS/Unipro, AMBA, SD/eMMC, Ethernet, DDR, PCIe, USB.
Familiarity with scripting languages (Perl, TCL, Python) and HDLs (Verilog); experience with VIP development is a plus.
Demonstrated ability to work with functional coverage-driven methodologies and quality metric goals.</p>
<p>Who You Are:
Analytical thinker with strong problem-solving and debugging skills.
Excellent verbal and written communication abilities.
Team player who thrives in collaborative, multi-site environments.
Proactive, self-motivated, and able to take initiative on challenging projects.
Detail-oriented, quality-focused, and driven by a desire to excel.
Adaptable and eager to continuously learn and apply new technologies.</p>
<p>The Team You’ll Be A Part Of:
You will join the Solutions Group’s DesignWare IP Verification R&amp;D team, a highly skilled and diverse group of engineers dedicated to delivering world-class IP cores for next-generation connectivity. The team operates in a collaborative, multi-site environment, leveraging global expertise to solve complex verification challenges. Together, you will drive innovation, share knowledge, and uphold Synopsys’ reputation for technical leadership and excellence.</p>
<p>Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p>A peek inside our office</p>
<p>Benefits:
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>System Verilog, UVM/OVM/VMM, HVL-based test environments, Industry-standard simulators (VCS, NC, MTI), Debugging tools, Functional coverage-driven methodologies, Quality metric goals, MIPI-I3C, UFS, AMBA, Ethernet, DDR, PCIe, USB, Perl, TCL, Python, VIP development, Formal verification</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) for the aggressiveness of semiconductor design.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/ip-verification-usb-staff-engineer/44408/92684730560</Applyto>
      <Location>Bengaluru</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>7026ea72-dd8</externalid>
      <Title>RTL Design, Sr Engineer</Title>
      <Description><![CDATA[<p>We are seeking a skilled RTL Design Engineer to join our team in Hanoi/Ho Chi Minh City/Da Nang. As a member of our team, you will be responsible for developing specifications and RTL for High Bandwidth Interface PHY IP. You will collaborate with Verification teams to ensure design accuracy and coordinate logic implementation phases across teams. You will also apply scripting skills for design automation and participate in onboarding in Da Nang and transitioning to Hanoi or Ho Chi Minh City.</p>
<p>The successful candidate will have a BS/MS/PhD in Electronics Engineering or Telecommunications and 2+ years of experience in RTL design for ASIC or PHY IP. You will have experience with VCS, Verdi, Spyglass, Perl/TCL/Python and knowledge of clock domain crossing, APB, JTAG. Good English communication skills are essential.</p>
<p>As a member of our team, you will advance industry-leading high bandwidth interface IP, ensure robust design and verification processes, drive innovation in RTL design and workflows, and enhance productivity through automation.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design, ASIC design, PHY IP, VCS, Verdi, Spyglass, Perl, TCL, Python, clock domain crossing, APB, JTAG</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/rtl-design-sr-engineer-in-hanoi-hcmc-da-nang/44408/92454718896</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>24670b19-cee</externalid>
      <Title>Digital Verification Sr Engineer</Title>
      <Description><![CDATA[<p>You are a passionate and experienced ASIC Digital Design Engineer with a strong background in design verification. You thrive in a collaborative environment and have a keen eye for detail. Your technical expertise is complemented by your ability to communicate effectively and work well within a team. You are self-motivated and enthusiastic about technology and problem-solving. With a minimum of 5 years of experience in design verification, you have honed your skills in using simulation tools, scripting languages, and advanced verification techniques. You have a solid understanding of digital and mixed-signal designs and are eager to contribute to cutting-edge technologies that enable Data Center, AI/ML, and 5G applications.</p>
<p>Your key responsibilities will include working in a Digital and Verification Development team during the development and validation of complex digital mixed signals for high-speed interface IP. You will plan tests, checklists, coverage, and assertion planning. You will create detailed verification environments from functional specifications. You will apply advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification. You will write test cases, checkers, and coverage that implement the verification test plan. You will debug simulations, including those of real signals modeled using SystemVerilog for analog. You will perform RTL, GLS, and co-simulations and ensure coverage closure. You will participate in technical reviews and contribute actively. You will provide customer support with the bring-up of IP in customer simulation environments. You will follow and improve development processes to ensure high-quality output.</p>
<p>To be successful in this role, you will need a BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications. You will require 2+ years of experience in design verification. You will need strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal). Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus. You will require proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</p>
<p>As a highly responsible and result-oriented individual, you will excel in this role if you have excellent English communication skills, both verbal and written. You will be a great team player, willing to support others. You will be self-motivated and highly enthusiastic about technology and solving problems.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, Formal verification tools (vc_formal), UPF, UVM (Universal Verification Methodology), SVA (SystemVerilog Assertion), Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/digital-verification-sr-engineer/44408/92669904832</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>2f9b4dd6-6f1</externalid>
      <Title>Emulation Applications Engineer, Sr. Staff</Title>
      <Description><![CDATA[<p>We currently have an opening for an Emulation Applications Engineer, Sr. Staff to join our team. As a member of our team, you will collaborate closely with R&amp;D architects and customers on hardware-assisted verification products. You will drive all aspects of the technology life cycle, from development to product sign-off and customer deployment.</p>
<p>Responsibilities:</p>
<ul>
<li><p>Collaborate with R&amp;D architects and customers on hardware-assisted verification products.</p>
</li>
<li><p>Drive all aspects of the technology life cycle, from development to product sign-off and customer deployment.</p>
</li>
<li><p>Define test strategies and methodologies to improve ease-of-use, quality of results, and interoperability with other Synopsys tools.</p>
</li>
<li><p>Become an expert in emulation and prototyping methodologies and flows, including design, partitioning, testing, synthesis, and simulation-based verification.</p>
</li>
<li><p>Leverage your close interaction with customers, R&amp;D, Marketing, and Sales teams to demonstrate the differentiated emulation/verification environment.</p>
</li>
<li><p>Adapt to recognised best practices and policies in Synopsys to become proficient in various processes involved in the Product Release Cycle.</p>
</li>
<li><p>Work with designs from varied verticals to enable and support key ZeBu products in early-stage development.</p>
</li>
</ul>
<p>The Impact You Will Have:</p>
<ul>
<li><p>Enhance Synopsys&#39; emulation and prototyping solutions by driving technology development and customer deployment.</p>
</li>
<li><p>Improve the ease-of-use, quality of results, and interoperability of Synopsys tools, contributing to overall product excellence.</p>
</li>
<li><p>Provide expert consultation for solving complex problems, thereby increasing customer satisfaction and product adoption.</p>
</li>
<li><p>Ensure successful execution of projects from start to completion, contributing to the timely delivery of high-quality products.</p>
</li>
<li><p>Support the advancement of cutting-edge designs in various verticals such as HPC, AI, storage, networking, and automotive.</p>
</li>
<li><p>Facilitate the proliferation of Synopsys&#39; differentiated emulation/verification environment through close collaboration with multiple teams.</p>
</li>
</ul>
<p>What You’ll Need:</p>
<ul>
<li><p>BSEE/MS with 7+ years of related experience.</p>
</li>
<li><p>Expertise in Emulation and/or Prototyping flows, systems, and methodologies.</p>
</li>
<li><p>Strong proficiency in Verilog, System Verilog, and VHDL.</p>
</li>
<li><p>Understanding of verification concepts and experience with functional simulators.</p>
</li>
<li><p>Experience with scripting languages.</p>
</li>
<li><p>Knowledge in Simulation flows, Assertion, DPI, and Transactors.</p>
</li>
<li><p>Complex problem-solving and debugging skills.</p>
</li>
<li><p>Strong communication skills and the ability to interact with customers and peers.</p>
</li>
<li><p>Knowledge in synthesis and timing analysis concepts (preferred).</p>
</li>
<li><p>Familiarity with Synopsys solutions and tools like ZeBu, HAPS, VCS, Verdi, Proto Compiler, Synplify, DC, and Formality (preferred).</p>
</li>
<li><p>Experience with Xilinx &amp; Altera architecture and toolchains (preferred).</p>
</li>
<li><p>Understanding of SW/HW debug methodologies and experience with standard SW/HW debug tools (preferred).</p>
</li>
</ul>
<p>Rewards and Benefits:</p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$157000-$235000</Salaryrange>
      <Skills>Emulation and/or Prototyping flows, systems, and methodologies, Verilog, System Verilog, and VHDL, Verification concepts and functional simulators, Scripting languages, Simulation flows, Assertion, DPI, and Transactors, Synthesis and timing analysis concepts, Synopsys solutions and tools like ZeBu, HAPS, VCS, Verdi, Proto Compiler, Synplify, DC, and Formality, Xilinx &amp; Altera architecture and toolchains, SW/HW debug methodologies and standard SW/HW debug tools</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. It has over 9,400 employees worldwide.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/sunnyvale/emulation-applications-engineer-sr-staff-15518/44408/92669904624</Applyto>
      <Location>Sunnyvale</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>eaeb43c3-759</externalid>
      <Title>Hardware Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</p>
<p>They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p><strong>Job Description</strong></p>
<p>We Are:</p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect.</p>
<p>Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines.</p>
<p>We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>
<p>Join us to transform the future through continuous technological innovation.</p>
<p><strong>You Are:</strong></p>
<p>You have a strong passion for working with embedded processors or processor-based systems.</p>
<p>You bring knowledge of HDL design, with a preference for experience in RISC processor architectures, DSP, AI (Neural Processing Unit), and multi-core systems.</p>
<p>You are familiar with design and verification languages such as Verilog and SystemVerilog, and have experience with RTL simulation tools, such as VCS.</p>
<p>Scripting or programming skills in languages such as assembler, C, Tcl, Csh, and Python is desirable.</p>
<p>Experience with embedded software related to DSP or AI reference models is a plus.</p>
<p>You have strong analytical and problem-solving abilities, as well as excellent written and verbal communication skills, including proficiency in English, detailed status reporting, and the ability to present results to program management teams.</p>
<p><strong>What You’ll Be Doing:</strong></p>
<ul>
<li>Develop and maintain microprocessor hardware IP including specification, implementation, verification, and FPGA validation, with an emphasis on validating system architecture and performance for DSP processor IP or Neural Processing Unit (NPU) IP.</li>
</ul>
<ul>
<li>Optimize designs for performance, area, and power efficiency.</li>
</ul>
<ul>
<li>Create and enhance tests for hardware IP verification and validation, improving functional coverage and performance through the application of state-of-the-art methodologies.</li>
</ul>
<ul>
<li>Collaborate with global teams in tools, modeling, and simulation to deliver optimized solutions for our customers.</li>
</ul>
<p><strong>The Impact You Will Have:</strong></p>
<ul>
<li>Contribute to the development of highly optimized hardware IP for the ARC family of configurable processors.</li>
</ul>
<ul>
<li>Enable customers to create sophisticated and efficient embedded designs.</li>
</ul>
<ul>
<li>Support the delivery of world-class microprocessors used in advanced applications.</li>
</ul>
<ul>
<li>Help improve functional coverage and performance of processor IP through advanced verification methods.</li>
</ul>
<ul>
<li>Collaborate globally to deliver customer-focused solutions.</li>
</ul>
<ul>
<li>Drive continuous improvement in processor system verification.</li>
</ul>
<p><strong>What You’ll Need:</strong></p>
<ul>
<li>Passion for embedded processors or processor-based systems.</li>
</ul>
<ul>
<li>Knowledge of HDL design, preferably in RISC processor architectures, DSP, AI (NPU), and multi-core systems.</li>
</ul>
<ul>
<li>Familiarity with Verilog and SystemVerilog.</li>
</ul>
<ul>
<li>Experience with RTL simulation tools (e.g., VCS).</li>
</ul>
<ul>
<li>Scripting or programming skills in assembler, C, Tcl, Csh, or Python.</li>
</ul>
<ul>
<li>Experience with embedded software for DSP or AI reference models is a plus.</li>
</ul>
<p><strong>Who You Are:</strong></p>
<ul>
<li>Strong analytical and problem-solving abilities.</li>
</ul>
<ul>
<li>Excellent written and verbal communication skills.</li>
</ul>
<ul>
<li>Proficient in English.</li>
</ul>
<ul>
<li>Capable of detailed status reporting and presenting results to program management teams.</li>
</ul>
<p><strong>The Team You’ll Be A Part Of:</strong></p>
<p>Join our dynamic team dedicated to developing highly optimized hardware IP for the ARC family of configurable processors, enabling customers to create sophisticated and efficient embedded designs.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs.</p>
<p>Our total rewards include both monetary and non-monetary offerings.</p>
<p>Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>entry</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>HDL design, RISC processor architectures, DSP, AI (Neural Processing Unit), multi-core systems, Verilog, SystemVerilog, RTL simulation tools, VCS, assembler, C, Tcl, Csh, Python, embedded software, DSP or AI reference models</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/wuhan/arc-processor-system-verification/44408/90384594688</Applyto>
      <Location>Wuhan</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>74dccfda-69a</externalid>
      <Title>Digital Verification Sr Engineer</Title>
      <Description><![CDATA[<p>Our organisation is seeking a passionate and experienced ASIC Digital Design Engineer with a strong background in design verification to join our Digital and Verification Development team.</p>
<p>As a Digital Verification Sr Engineer, you will be responsible for working in a collaborative environment to develop and validate complex digital mixed signals for high-speed interface IP.</p>
<p>Key responsibilities include:
Planning tests, checklists, coverage, and assertion planning.
Creating detailed verification environments from functional specifications.
Applying advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification.
Writing test cases, checkers, and coverage that implement the verification test plan.
Debugging simulations, including those of real signals modeled using SystemVerilog for analog.
Performing RTL, GLS, and co-simulations and ensuring coverage closure.
Participating in technical reviews and contributing actively.
Providing customer support with the bring-up of IP in customer simulation environments.
Following and improving development processes to ensure high-quality output.</p>
<p>Requirements include:
BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications.
2+ years of experience in design verification.
Strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal).
Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus.
Proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</p>
<p>Ideal candidate will be highly responsible and result-oriented, with excellent English communication skills, both verbal and written.
A great team player, willing to support others.
Self-motivated and highly enthusiastic about technology and solving problems.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, Formal verification tools (vc_formal), UPF, UVM (Universal Verification Methodology), SVA (SystemVerilog Assertion), Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/da-nang/digital-verification-sr-engineer/44408/92715864496</Applyto>
      <Location>Da Nang</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>85ea872e-b5f</externalid>
      <Title>RTL Design, Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</p>
<p>They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p><strong>Job Description</strong></p>
<p>We are seeking an experienced RTL design engineer with a strong background in electronics or telecommunications.</p>
<p>With over five years in ASIC or PHY IP development, you’re passionate about solving technical challenges, collaborating with cross-functional teams, and mentoring others.</p>
<p>Your communication skills and attention to detail ensure projects run smoothly from specification to silicon debug.</p>
<p>You thrive in fast-paced environments and are eager to contribute to groundbreaking technology.</p>
<p><strong>Responsibilities</strong></p>
<ul>
<li>Develop RTL specifications and architectures for High Bandwidth Interface PHY IP.</li>
</ul>
<ul>
<li>Define synthesis constraints and resolve STA and gate-level simulation issues.</li>
</ul>
<ul>
<li>Collaborate with verification, controller, and lab teams for design and debugging.</li>
</ul>
<ul>
<li>Support RTL to GDS flow during logic implementation.</li>
</ul>
<ul>
<li>Lead projects and train junior engineers.</li>
</ul>
<ul>
<li>Work with customers to resolve technical RTL issues.</li>
</ul>
<p><strong>The Impact You Will Have</strong></p>
<ul>
<li>Deliver robust RTL designs for advanced silicon solutions.</li>
</ul>
<ul>
<li>Drive successful project completion and tape-outs.</li>
</ul>
<ul>
<li>Enhance design quality and verification efficiency.</li>
</ul>
<ul>
<li>Support customer success and strengthen Synopsys’ reputation.</li>
</ul>
<ul>
<li>Mentor and grow engineering talent within the team.</li>
</ul>
<ul>
<li>Contribute to digital flow improvements and innovation.</li>
</ul>
<p><strong>What You’ll Need</strong></p>
<ul>
<li>BS/MS/PhD in Electronics Engineering or Telecommunications.</li>
</ul>
<ul>
<li>5+ years of RTL design experience for ASIC or PHY IP.</li>
</ul>
<ul>
<li>Expertise in VCS, Verdi, Spyglass, and scripting (Perl, TCL, Python).</li>
</ul>
<ul>
<li>Knowledge of clock domain crossing, APB, JTAG protocols.</li>
</ul>
<ul>
<li>Strong English communication skills.</li>
</ul>
<p><strong>Who You Are</strong></p>
<ul>
<li>Responsible, result-oriented, and self-motivated.</li>
</ul>
<ul>
<li>Collaborative and proactive problem solver.</li>
</ul>
<ul>
<li>Effective communicator and mentor.</li>
</ul>
<p><strong>The Team You’ll Be A Part Of</strong></p>
<p>Join a collaborative engineering team delivering innovative PHY IP solutions.</p>
<p>Work alongside experts in Ho Chi Minh City, Da Nang, or Hanoi, and contribute to Synopsys’ global leadership in semiconductor technology.</p>
<p><strong>Rewards and Benefits</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits.</p>
<p>Your recruiter will provide more details about salary and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>Employee</Jobtype>
      <Experiencelevel>Staff</Experiencelevel>
      <Workarrangement>Onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design, ASIC or PHY IP development, VCS, Verdi, Spyglass, Perl, TCL, Python, Clock domain crossing, APB, JTAG protocols</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/rtl-design-staff-engineer-in-hcmc-da-nang-hanoi/44408/92454718864</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>b215ccd0-321</externalid>
      <Title>ASIC Digital Design, Sr Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</p>
<p>This role involves defining, implementing, and tracking comprehensive verification test plans to ensure robust coverage and quality for SERDES IP.</p>
<p>Key responsibilities include building, enhancing, and maintaining top-level UVM-based System Verilog testbenches and AMS co-simulation environments, integrating RTL, behavioral models, and transistor-level netlists.</p>
<p>The ideal candidate will have a strong foundational understanding of analog circuits, expertise with AMS tools such as HSPICE, XA, Custom Sim, VCS, and proficiency with System Verilog/UVM.</p>
<p>As a member of the Synopsys IPG Co-Simulation (COSIM) team, you will collaborate closely with mixed-signal designers, modeling engineers, and system architects across global Synopsys teams to deliver best-in-class IP.</p>
<p>In this role, you will enable the successful verification and deployment of high-performance SERDES and mixed-signal IP in leading-edge SoCs worldwide.</p>
<p>Synopsys is a comprehensive range of health, wellness, and financial benefits to cater to your needs.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work.</p>
<p>We consider all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Verilog, System Verilog, AMS tools, HSPICE, XA, Custom Sim, VCS, Python, Perl, UNIX shell</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a global leader in electronic design automation (EDA) tools, semiconductor IP, and silicon engineering solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/noida/asic-digital-design-sr-staff-engineer/44408/93417934416</Applyto>
      <Location>Noida</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>5004de27-21f</externalid>
      <Title>ASIC Digital Verification, Principal Engineer</Title>
      <Description><![CDATA[<p>We Are:</p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>
<p>You Are:</p>
<p>An experienced and highly skilled ASIC Digital Verification Engineer with a passion for ensuring the highest quality in digital design. You have a deep understanding of verification methodologies and are proficient in using advanced verification tools and techniques. Your expertise allows you to work independently, taking on complex challenges and delivering innovative solutions. You are detail-oriented, with a strong analytical mindset, and can communicate effectively with various stakeholders. Your ability to mentor and lead junior engineers is a testament to your extensive experience in the field. You thrive in a collaborative environment and are committed to continuous learning and improvement.</p>
<p>What You&#39;ll Be Doing:</p>
<ul>
<li>Designing and implementing verification environments to ensure the correctness of Interface IP protocols.</li>
<li>Creating and executing detailed test plans to verify complex ASIC designs.</li>
<li>Developing and maintaining verification IP and testbenches using SystemVerilog and UVM.</li>
<li>Collaborating with design and architecture teams to identify and fix bugs.</li>
<li>Performing functional coverage analysis and driving coverage closure.</li>
<li>Mentoring and guiding junior verification engineers in best practices and methodologies.</li>
</ul>
<p>The Impact You Will Have:</p>
<ul>
<li>Ensuring the delivery of high-quality, reliable ASIC designs that meet customer specifications.</li>
<li>Enhancing the robustness and efficiency of our verification processes and methodologies.</li>
<li>Contributing to the successful launch of Interface IP products, impacting various industries.</li>
<li>Driving innovation and excellence within the verification team.</li>
<li>Improving the overall performance and functionality of Synopsys&#39; IP offerings.</li>
<li>Fostering a culture of continuous improvement and technical excellence.</li>
</ul>
<p>What You&#39;ll Need:</p>
<ul>
<li>Extensive experience in ASIC digital verification, specifically with Interface IP protocols, such as PCIe, CXL, DDR, Ethernet.</li>
<li>Proficiency in SystemVerilog and UVM methodologies.</li>
<li>Strong understanding of digital design and verification concepts.</li>
<li>Experience with simulation tools such as VCS, ModelSim, or similar.</li>
<li>Excellent problem-solving skills and attention to detail.</li>
</ul>
<p>Who You Are:</p>
<ul>
<li>Detail-oriented with a strong analytical mindset.</li>
<li>Excellent communicator, able to convey complex technical concepts clearly.</li>
<li>Collaborative team player who thrives in a dynamic environment.</li>
<li>Proactive and self-motivated, with a commitment to continuous learning.</li>
<li>Mentor and leader, capable of guiding and developing junior engineers.</li>
</ul>
<p>The Team You&#39;ll Be A Part Of:</p>
<p>You will be part of a highly skilled and motivated verification team focused on delivering cutting-edge Interface IP solutions. The team is dedicated to maintaining the highest standards of quality and performance, working collaboratively to tackle complex verification challenges. You will have the opportunity to work alongside industry experts and contribute to the development of next-generation technologies.</p>
<p>Rewards and Benefits:</p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$166,000-$249,000</Salaryrange>
      <Skills>ASIC digital verification, Interface IP protocols, SystemVerilog, UVM methodologies, Digital design and verification concepts, Simulation tools (VCS, ModelSim)</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. It was founded in 1986 and has since grown to become a global company with over 10,000 employees.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/austin/asic-digital-verification-principal-engineer/44408/93498497008</Applyto>
      <Location>Austin</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>b4d3cb52-7c4</externalid>
      <Title>Senior ASIC Verification Engineer, Coherent High Speed Interconnect</Title>
      <Description><![CDATA[<p>We are now looking for a Senior ASIC Verification Engineer for our Coherent High Speed Interconnect team. For two decades, NVIDIA has pioneered visual computing, the art and science of computer graphics. With our invention of the GPU - the engine of modern visual computing - the field has grown to encompass video games, movie production, product design, medical diagnosis, and scientific research.</p>
<p>Today, we stand at the beginning of the next era, the AI computing era, ignited by a new computing model, GPU deep learning. This new model - where deep neural networks are trained to recognize patterns from meaningful amounts of data - has shown to be deeply effective at solving the most sophisticated problems in everyday life.</p>
<p>As a Senior ASIC Verification Engineer at NVIDIA, you will verify the design and implementation of our innovative high speed coherent interconnects for our mobile SoCs and GPUs. This position offers the opportunity to have real impact in a multifaceted, technology-focused company impacting product lines ranging from consumer graphics to self-driving cars and the growing field of artificial intelligence.</p>
<p><strong>Responsibilities:</strong></p>
<ul>
<li>In this position, you will be responsible for verification of high-speed coherent interconnect design, architecture and golden models.</li>
<li>You will be responsible for micro-architecture using sophisticated verification methodologies.</li>
<li>As a member of our verification team, you&#39;ll understand the design &amp; implementation, define the verification scope, develop the verification infrastructure (Testbenches, BFMs, Checkers, Monitors), complete test/coverage plans, and verify the correctness of the design. This role will collaborate with architects, designers, emulation, and silicon verification teams to accomplish your tasks.</li>
</ul>
<p><strong>Requirements:</strong></p>
<ul>
<li>Bachelors or Master’s Degree (or equivalent experience)</li>
<li>3+ years of relevant verification experience</li>
<li>Experience in architecting test bench environments for unit level verification</li>
<li>Background in verification using random stimulus along with functional coverage and assertion-based verification methodologies</li>
<li>Prior Design or Verification experience of Coherent high-speed interconnects</li>
<li>Knowledge of industry standard interconnect protocols like PCIE, CXL, CHI will be useful</li>
<li>Strong background developing TB&#39;s from scratch using SV and UVM methodology is desired</li>
<li>C++ programming language experience, scripting ability and an expertise in System Verilog</li>
<li>Exposure to design and verification tools (VCS or equivalent simulation tools, debug tools like Debussy, GDB)</li>
<li>Strong debugging and analytical skills</li>
<li>Experienced communication and interpersonal skills are required. A history of mentoring junior engineers and interns a huge plus.</li>
</ul>
<p>NVIDIA is widely considered to be one of the technology world’s most desirable employers! We have some of the most forward-thinking and dedicated people in the world working for us. If you&#39;re creative and autonomous, we want to hear from you.</p>
<p>You will also be eligible for equity and benefits.</p>
<p>Applications for this job will be accepted at least until March 13, 2026.</p>
<p>This posting is for an existing vacancy.</p>
<p>NVIDIA uses AI tools in its recruiting processes.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>hybrid</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Verification of high-speed coherent interconnect design, architecture and golden models, Micro-architecture using sophisticated verification methodologies, Testbenches, BFMs, Checkers, Monitors, System Verilog, C++ programming language, Design and verification tools (VCS or equivalent simulation tools, debug tools like Debussy, GDB), Random stimulus along with functional coverage and assertion-based verification methodologies, Prior Design or Verification experience of Coherent high-speed interconnects, Knowledge of industry standard interconnect protocols like PCIE, CXL, CHI</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>NVIDIA</Employername>
      <Employerlogo>https://logos.yubhub.co/nvidia.com.png</Employerlogo>
      <Employerdescription>NVIDIA is a multinational technology company that specializes in visual computing and artificial intelligence. It was founded in 1993 and has since become a leading player in the technology industry.</Employerdescription>
      <Employerwebsite>https://nvidia.wd5.myworkdayjobs.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://nvidia.wd5.myworkdayjobs.com/en-US/NVIDIAExternalCareerSite/job/US-CA-Santa-Clara/Senior-ASIC-Verification-Engineer--Coherent-High-Speed-Interconnect_JR2010025</Applyto>
      <Location>US, CA, Santa ClaraUS, MA, WestfordUS, TX, AustinUS, OR, Hillsboro</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>3b0726c6-2a1</externalid>
      <Title>Senior Applications Engineer – Verification</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p>You are a driven and curious engineering professional, passionate about tackling complex technical challenges and eager to make a real difference in the semiconductor industry. You thrive in collaborative, diverse environments and are energized by working alongside global experts to solve high-value problems. You are committed to continuous learning and growth, staying ahead of the curve in verification methodologies, HDL/HVL technologies, and dynamic simulation.</p>
<p>Collaborate with customers to understand their verification challenges and provide tailored technical solutions using Synopsys Verification Platform. Support customer projects throughout their tapeout schedules, ensuring timely resolution of technical issues and successful project outcomes. Deliver technical presentations, workshops, and training sessions on Synopsys EDA tools, methodologies, and best practices.</p>
<p>Enable customers to optimize and verify chips for power, cost, and performance—accelerating their time-to-market. Build strong, collaborative relationships with customers, fostering trust and loyalty through expert support and innovation. Drive adoption of Synopsys Verification Platform, contributing to company growth and industry leadership.</p>
<p>Master’s degree in Electronics, or Bachelor’s degree in Electronics with 1-2 years of relevant experience. Solid understanding of digital design, HDLs (Verilog, VHDL), and System Verilog. Experience with dynamic simulation verification, including methodologies, debug, low power, and coverage. Familiarity with Synopsys EDA tools (VCS, Verdi) is a plus. Proficiency in UNIX environments and scripting languages such as Tcl, with the ability to automate and optimize workflows.</p>
<p>Collaborative team player who values diversity and inclusion. Detail-oriented, organized, and able to manage multiple priorities effectively. Innovative thinker with a proactive, results-driven mindset. Motivated, self-organized, and open to travel as required. Strong interpersonal and social communication skills, fostering positive relationships with colleagues and clients. Adaptable and eager to learn, embracing new technologies and methodologies.</p>
<p>You’ll be part of the Customer Success Group, a collaborative and diverse team dedicated to building strong partnerships with market leaders and innovators. The team’s core mission is to enable customers to solve high-value problems through advanced verification solutions and continuous technical support. Working closely with domain experts across global locations, you’ll develop deep expertise in Synopsys Verification Platform and play a key role in helping customers achieve their design goals efficiently and effectively.</p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>digital design, HDLs (Verilog, VHDL), System Verilog, dynamic simulation verification, Synopsys EDA tools (VCS, Verdi), UNIX environments, scripting languages (Tcl), verification methodologies, HDL/HVL technologies, dynamic simulation</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services for the semiconductor and electronics industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/application-engineering-sr-engineer/44408/92040418272</Applyto>
      <Location>Bengaluru, Karnataka, India</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>fa7e7d4f-643</externalid>
      <Title>ASIC Digital Design, Staff</Title>
      <Description><![CDATA[<p>You are a seasoned engineer who thrives in dynamic, collaborative environments and is passionate about digital ASIC design. You bring a deep understanding of digital design processes, coupled with hands-on experience in overseeing complex projects and mentoring junior engineers. You are highly skilled in the development, verification, and synthesis of NVM controllers at advanced technology nodes, and you have a proven track record of delivering innovative solutions within demanding timelines.</p>
<p>Your proactive approach and problem-solving abilities make you a trusted advisor for both internal stakeholders and external customers. You are detail-oriented, yet able to see the big picture, ensuring that every design meets rigorous standards for quality, performance, and scalability. You enjoy guiding teams through challenging technical obstacles and are always eager to explore new technologies and methodologies that can enhance product development. Your communication skills are top-notch, enabling you to clearly articulate complex concepts to diverse audiences. You value inclusion and respect, fostering a team culture where every voice is heard and every idea is considered.</p>
<p><strong>Role Details</strong></p>
<ul>
<li>Oversee junior engineers and lead the design, implementation, verification, and physical synthesis of NVM controllers for OTP and MTP products at advanced technology nodes.</li>
<li>Provide digital guidance for new product developments, ensuring robust architecture and innovative solutions.</li>
<li>Manage the maintenance and enhancement of digital control blocks, chip test systems, circuit models, and design-for-test circuits.</li>
<li>Participate in all phases of the ASIC design cycle, including architecture definition, modeling, RTL coding, verification, synthesis, and place &amp; routing.</li>
<li>Deliver technical support to internal teams, application engineers, and customers during product integration phases.</li>
<li>Collaborate with cross-functional teams to optimize design flows and ensure seamless integration of digital components.</li>
<li>Drive continuous improvement initiatives and promote best practices in digital design and verification methodologies.</li>
</ul>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<ul>
<li>Comprehensive medical and healthcare plans that work for you and your family.</li>
<li>In addition to company holidays, we have ETO and FTO Programs.</li>
<li>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</li>
<li>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</li>
<li>Save for your future with our retirement plans that vary by region and country.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$131000-$196000</Salaryrange>
      <Skills>Verilog, digital verification, synthesis methodologies, place &amp; routing, Synopsys tools such as VCS, Formality, and CustomCompiler, NVM controller architectures, advanced technology nodes</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) for the semiconductor industry.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/seattle/asic-digital-design-staff-15274/44408/91888142000</Applyto>
      <Location>Seattle, Washington</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>b4e4a0dc-158</externalid>
      <Title>DFT, Staff Engineer</Title>
      <Description><![CDATA[<p><strong>Overview</strong></p>
<p>At Synopsys, our Hardware Engineers are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p><strong>Job Description</strong></p>
<p><strong>Category</strong></p>
<p>Engineering</p>
<p><strong>Hire Type</strong></p>
<p>Employee</p>
<p><strong>Job ID</strong></p>
<p>15995</p>
<p><strong>Remote Eligible</strong></p>
<p>No</p>
<p><strong>Date Posted</strong></p>
<p>03/05/2026</p>
<p><strong>Alternate Job Titles:</strong></p>
<ul>
<li>Staff ASIC Digital Design Engineer</li>
</ul>
<ul>
<li>Staff DFT Engineer</li>
</ul>
<ul>
<li>Staff SoC Testability Engineer</li>
</ul>
<p><strong>We Are:</strong></p>
<p>At Synopsys, we drive innovations that shape the way we live and connect. From smart cars to AI, our technology leads chip design and verification worldwide. Join us to transform the future through continuous innovation.</p>
<p><strong>You Are:</strong></p>
<p>You are a proactive engineer with 5+ years of DFT experience, strong communication skills, and a drive for technical excellence. You enjoy teamwork, learning, and solving complex challenges in digital design.</p>
<p><strong>What You’ll Be Doing:</strong></p>
<ul>
<li>Define and implement DFT architecture for IP designs</li>
</ul>
<ul>
<li>Perform SCAN insertion and ATPG simulation</li>
</ul>
<ul>
<li>Analyze and improve test coverage</li>
</ul>
<ul>
<li>Develop STA DFT timing constraints</li>
</ul>
<ul>
<li>Prepare DFT integration guidelines for SoC</li>
</ul>
<ul>
<li>Conduct quality checks and FMEDA/DFMEA analysis</li>
</ul>
<p><strong>The Impact You Will Have:</strong></p>
<ul>
<li>Enhance product reliability and quality</li>
</ul>
<ul>
<li>Support functional safety standards (ISO26262, FUSA)</li>
</ul>
<ul>
<li>Streamline SoC integration</li>
</ul>
<ul>
<li>Reduce debug cycles and time-to-market</li>
</ul>
<ul>
<li>Mentor peers</li>
</ul>
<ul>
<li>Drive innovation in test methodology</li>
</ul>
<p><strong>What You’ll Need:</strong></p>
<ul>
<li>BS/MS/PhD in Electronics or related field</li>
</ul>
<ul>
<li>5+ years DFT design experience</li>
</ul>
<ul>
<li>Expertise in Scan insertion, ATPG, JTAG</li>
</ul>
<ul>
<li>Experience with Synopsys tools (Design Compiler, VCS, TetraMAX)</li>
</ul>
<ul>
<li>Scripting (Perl, TCL, Python) is a plus</li>
</ul>
<p><strong>Who You Are:</strong></p>
<ul>
<li>Responsible and collaborative</li>
</ul>
<ul>
<li>Excellent English communication</li>
</ul>
<ul>
<li>Team player and problem solver</li>
</ul>
<p><strong>The Team You’ll Be A Part Of:</strong></p>
<p>Join a skilled, diverse engineering team in Da Nang focused on advancing DFT methodologies and supporting global innovation.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits. Your recruiter will provide more details during the hiring process.</p>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<ul>
<li>### Health &amp; Wellness</li>
</ul>
<p>Comprehensive medical and healthcare plans that work for you and your family.</p>
<ul>
<li>### Time Away</li>
</ul>
<p>In addition to company holidays, we have ETO and FTO Programs.</p>
<ul>
<li>### Family Support</li>
</ul>
<p>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</p>
<ul>
<li>### ESPP</li>
</ul>
<p>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</p>
<ul>
<li>### Retirement Plans</li>
</ul>
<p>Save for your future with our retirement plans that vary by region and country.</p>
<ul>
<li>### Compensation</li>
</ul>
<p>Competitive salaries.</p>
<p>\<em>\</em> Benefits vary by country and region - check with your recruiter to confirm</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>DFT design experience, Scan insertion, ATPG, JTAG, Synopsys tools (Design Compiler, VCS, TetraMAX), Scripting (Perl, TCL, Python)</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. The company has a global presence with a large team of engineers and researchers.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/hanoi/dft-staff-engineer-in-hcmc-hanoi/44408/92454718736</Applyto>
      <Location>Hanoi</Location>
      <Country></Country>
      <Postedate>2026-03-08</Postedate>
    </job>
    <job>
      <externalid>61448503-aa0</externalid>
      <Title>Design Verification Engineer</Title>
      <Description><![CDATA[<p><strong>Job Posting</strong></p>
<p><strong>Design Verification Engineer</strong></p>
<p><strong>Location</strong></p>
<p>San Francisco</p>
<p><strong>Employment Type</strong></p>
<p>Full time</p>
<p><strong>Location Type</strong></p>
<p>Hybrid</p>
<p><strong>Department</strong></p>
<p>Scaling</p>
<p><strong>Compensation</strong></p>
<ul>
<li>$226K – $445K • Offers Equity</li>
</ul>
<p>The base pay offered may vary depending on multiple individualized factors, including market location, job-related knowledge, skills, and experience. If the role is non-exempt, overtime pay will be provided consistent with applicable laws. In addition to the salary range listed above, total compensation also includes generous equity, performance-related bonus(es) for eligible employees, and the following benefits.</p>
<ul>
<li>Medical, dental, and vision insurance for you and your family, with employer contributions to Health Savings Accounts</li>
</ul>
<ul>
<li>Pre-tax accounts for Health FSA, Dependent Care FSA, and commuter expenses (parking and transit)</li>
</ul>
<ul>
<li>401(k) retirement plan with employer match</li>
</ul>
<ul>
<li>Paid parental leave (up to 24 weeks for birth parents and 20 weeks for non-birthing parents), plus paid medical and caregiver leave (up to 8 weeks)</li>
</ul>
<ul>
<li>Paid time off: flexible PTO for exempt employees and up to 15 days annually for non-exempt employees</li>
</ul>
<ul>
<li>13+ paid company holidays, and multiple paid coordinated company office closures throughout the year for focus and recharge, plus paid sick or safe time (1 hour per 30 hours worked, or more, as required by applicable state or local law)</li>
</ul>
<ul>
<li>Mental health and wellness support</li>
</ul>
<ul>
<li>Employer-paid basic life and disability coverage</li>
</ul>
<ul>
<li>Annual learning and development stipend to fuel your professional growth</li>
</ul>
<ul>
<li>Daily meals in our offices, and meal delivery credits as eligible</li>
</ul>
<ul>
<li>Relocation support for eligible employees</li>
</ul>
<ul>
<li>Additional taxable fringe benefits, such as charitable donation matching and wellness stipends, may also be provided.</li>
</ul>
<p>More details about our benefits are available to candidates during the hiring process.</p>
<p>This role is at-will and OpenAI reserves the right to modify base pay and other compensation components at any time based on individual performance, team or company results, or market conditions.</p>
<p><strong>About the Team:</strong></p>
<p>OpenAI’s Hardware organization develops silicon and system-level solutions designed for the unique demands of advanced AI workloads. The team is responsible for building the next generation of AI-native silicon while working closely with software and research partners to co-design hardware tightly integrated with AI models. In addition to delivering production-grade silicon for OpenAI’s supercomputing infrastructure, the team also creates custom design tools and methodologies that accelerate innovation and enable hardware optimized specifically for AI.</p>
<p><strong>About the Role</strong> OpenAI is developing custom silicon to power the next generation of frontier AI models. We’re looking for experienced Design Verification (DV) Engineers to ensure functional correctness and robust design for our cutting-edge ML accelerators. You will play a key role in verifying complex hardware systems—ranging from individual IP blocks to subsystems and full SoC—working closely with architecture, RTL, software, and systems teams to deliver reliable silicon at scale.</p>
<p><strong>In this role you will:</strong></p>
<ul>
<li>Own the verification of one or more of: custom IP blocks, subsystems (compute, interconnect, memory, etc.), or full-chip SoC-level functionality.</li>
</ul>
<ul>
<li>Define verification plans based on architecture and microarchitecture specs.</li>
</ul>
<ul>
<li>Develop constrained-random, directed, and system-level testbenches using SystemVerilog/UVM or equivalent methodologies.</li>
</ul>
<ul>
<li>Build and maintain stimulus generators, checkers, monitors, and scoreboards to ensure high coverage and correctness.</li>
</ul>
<ul>
<li>Drive bug triage, root cause analysis, and work closely with design teams on resolution.</li>
</ul>
<ul>
<li>Contribute to regression infrastructure, coverage analysis, and closure for both block- and top-level environments.</li>
</ul>
<p><strong>You might thrive in this role if you have:</strong></p>
<ul>
<li>BS/MS in EE/CE/CS or equivalent with 3+ years of experience in hardware verification.</li>
</ul>
<ul>
<li>Proven success verifying complex IP or SoC designs in industry-standard flows</li>
</ul>
<ul>
<li>Proficient in SystemVerilog, UVM, and common simulation and debug tools (e.g., VCS, Questa, Verdi).</li>
</ul>
<ul>
<li>Strong knowledge of computer architecture concepts, memory and cache systems, coherency, interconnects, and/or ML compute primitives.</li>
</ul>
<ul>
<li>Familiarity with performance modeling, formal verification, or emulation is a plus.</li>
</ul>
<ul>
<li>Experience working in fast-paced, cross-disciplinary teams with a passion for building reliable hardware.</li>
</ul>
<p>_To comply with U.S. export control laws and regulations, candidates for this role may need to meet certain legal status requirements as provided in those laws and regulations._</p>
<p><strong>About OpenAI</strong></p>
<p>OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. We push the boundaries of the capabilities of AI systems and seek to safely deploy them to the world through our products. AI is an extremely powerful tool that must be created with safety and human needs at its core, and to achieve our mission, we must encompass and value the many different perspectives, voices, and experiences that form the full spectrum of humanity.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>hybrid</Workarrangement>
      <Salaryrange>$226K – $445K • Offers Equity</Salaryrange>
      <Skills>SystemVerilog, UVM, VCS, Questa, Verdi, BS/MS in EE/CE/CS or equivalent, 3+ years of experience in hardware verification, Proven success verifying complex IP or SoC designs in industry-standard flows, Computer architecture concepts, Memory and cache systems, Coherency, Interconnects, ML compute primitives, Performance modeling, Formal verification, Emulation</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>OpenAI</Employername>
      <Employerlogo>https://logos.yubhub.co/openai.com.png</Employerlogo>
      <Employerdescription>OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. The company is developing custom silicon to power the next generation of frontier AI models.</Employerdescription>
      <Employerwebsite>https://jobs.ashbyhq.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://jobs.ashbyhq.com/openai/3a415c1d-4f66-4578-8eb3-8b15ef0ab52b</Applyto>
      <Location>San Francisco</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>2b31ccee-982</externalid>
      <Title>LPDDR IP Verification Engineer</Title>
      <Description><![CDATA[<p>We are seeking a highly skilled LPDDR IP Verification Engineer to join our team in Ho Chi Minh City. As a Verification Engineer, you will be responsible for developing and verifying complex digital circuits and systems. Your primary focus will be on designing and implementing verification environments and testbenches using SystemVerilog (UVM preferred).</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>mid</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>SystemVerilog, UVM, Assertions-based verification, Constraint random verification, Perl, Tcl, csh, Python, VCS, Verdi</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. The company&apos;s technology is used to design and develop complex semiconductor solutions for a wide range of industries, including automotive, aerospace, and consumer electronics.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/lpddr-ip-verification-engineer/44408/89065656768</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>980acb3a-e35</externalid>
      <Title>Principal ASIC Digital Design Engineer</Title>
      <Description><![CDATA[<p>As a Principal ASIC Digital Design Engineer, you will be responsible for designing and verifying advanced digital circuits for PAM-based SerDes PHY IP. Your expertise in high-speed serializer and data recovery circuits will position you as a key contributor to the next generation of PAM-based SerDes products.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Designing and verifying advanced digital circuits for PAM-based SerDes PHY IP, ensuring robust and high-performance mixed-signal solutions.</li>
<li>Developing RTL code, modeling analog blocks, and crafting complex system-level testbenches in Verilog to validate functionality and performance.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>Bachelor&#39;s or Master&#39;s degree in Electrical Engineering (BSEE or MSEE) with at least 10 years of industry experience in digital design and verification.</li>
<li>Must be familiar with Verilog and VCS. Good knowledge of back-end synthesis tools DC/PT is required</li>
<li>Must have knowledge of digital design methodologies, ATE production testing, DFT insertion, Synthesis constraints and flows</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Verilog, VCS, digital design methodologies, ATE production testing, DFT insertion, Synthesis constraints and flows, RTL coding, modeling of analog blocks, writing complex system-level test-benches in Verilog, defining synthesis design constraints, resolving STA issues, gate-level simulation failures, Clock/Reset domain crossing design constraints, evaluating violations using CDC/RDC tools</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and IP solutions. The company&apos;s technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. Synopsys&apos; solutions empower the creation of high-performance silicon chips and software content.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/mississauga/asic-digital-design-principal-engineer-14687/44408/91568840256</Applyto>
      <Location>Mississauga, Ontario, Canada</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>61b81600-f82</externalid>
      <Title>Mixed-Signal AMS Co-Simulation Verification Engineer</Title>
      <Description><![CDATA[<p>We are seeking a Mixed-Signal AMS Co-Simulation Verification Engineer to join our team. As a key member of our IPG division, you will be responsible for defining, implementing, and tracking comprehensive verification test plans to ensure robust coverage and quality for SERDES IP.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Define, implement, and track comprehensive verification test plans to ensure robust coverage and quality for SERDES IP.</li>
<li>Build, enhance, and maintain top-level UVM-based System Verilog testbenches and AMS co-simulation environments, integrating RTL, behavioral models, and transistor-level netlists.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>Bachelor&#39;s or master&#39;s degree in electrical engineering or a related field.</li>
<li>Strong foundational understanding of analog circuits (op-amps, bandgaps, PLLs, ADCs, TX/RX components, etc.).</li>
<li>Experience with AMS tools such as HSPICE, XA, Custom Sim, VCS, and scripting languages like Python, Perl, and UNIX shell.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>AMS tools, System Verilog, UVM, RTL, behavioral models, transistor-level netlists, Python, Perl, UNIX shell, HSPICE, XA, Custom Sim, VCS</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a global leader in electronic design automation (EDA) and semiconductor IP, empowering the creation of the world&apos;s most advanced chips across AI/ML, high-performance computing, automotive, cloud, and mobile applications.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/mississauga/mixed-signal-ams-co-simulation-verification-engineer-15440/44408/92145153664</Applyto>
      <Location>Mississauga, Ontario, Canada</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>2a30b6e4-ca4</externalid>
      <Title>ASIC Verification, Principal Engineer</Title>
      <Description><![CDATA[<p>Opening.</p>
<p><strong>What you&#39;ll do</strong></p>
<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<ul>
<li>Designing, implementing and optimizing verification environments to ensure the correctness of Interface IP protocols.</li>
<li>Creating, executing and tracking against detailed test plans to verify complex ASIC designs.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>Extensive experience in ASIC digital verification, specifically with Interface IP protocols, such as PCIe, CXL, DDR, Ethernet, AMBA (CHI, AXI, AHB, APB).</li>
<li>Proficiency in System Verilog, SVA and UVM methodologies.</li>
<li>Strong understanding of digital design and verification concepts.</li>
<li>Familiarity with wider digital ASIC and IP development flow, including RTL design through synthesis.</li>
<li>Experience with simulation tools such as VCS, Model Sim, or similar.</li>
<li>Strong analytical and problem-solving skills, with the ability to tackle complex and unique design challenges.</li>
<li>Excellent communication skills, with the ability to effectively collaborate with cross-functional teams and stakeholders.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>remote</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>ASIC digital verification, Interface IP protocols, System Verilog, SVA, UVM methodologies, Digital design and verification concepts, Simulation tools, Analytical and problem-solving skills, Communication skills, RTL design through synthesis, VCS, Model Sim, or similar</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/reading/asic-verification-principal-engineer/44408/91539646624</Applyto>
      <Location>Reading, United Kingdom</Location>
      <Country></Country>
      <Postedate>2026-02-11</Postedate>
    </job>
    <job>
      <externalid>1421653b-c51</externalid>
      <Title>ASIC Digital Design, Sr Staff Engineer</Title>
      <Description><![CDATA[<p>Opening. Our team is looking for a skilled ASIC Digital Design Engineer to join our team in Ho Chi Minh City.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Working in a Digital and Verification Development team during the development and validation of complex digital mixed signals for high-speed interface IP.</li>
<li>Planning tests, checklists, coverage, and assertion planning.</li>
<li>Creating detailed verification environments from functional specifications.</li>
<li>Applying advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification.</li>
<li>Writing test cases, checkers, and coverage that implement the verification test plan.</li>
<li>Debugging simulations, including those of real signals modeled using SystemVerilog for analog.</li>
<li>Performing RTL, GLS, and co-simulations and ensuring coverage closure.</li>
<li>Participating in technical reviews and contributing actively.</li>
<li>Providing customer support with the bring-up of IP in customer simulation environments.</li>
<li>Following and improving development processes to ensure high-quality output.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications.</li>
<li>8+ years of experience in design verification.</li>
<li>Strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal).</li>
<li>Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus.</li>
<li>Proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, formal verification tools, UPF, UVM, SVA, Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/asic-digital-design-sr-staff-engineer-verification/44408/89830689008</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2025-12-24</Postedate>
    </job>
  </jobs>
</source>