{"version":"0.1","company":{"name":"YubHub","url":"https://yubhub.co","jobsUrl":"https://yubhub.co/jobs/skill/uvm-environment"},"x-facet":{"type":"skill","slug":"uvm-environment","display":"Uvm Environment","count":1},"x-feed-size-limit":100,"x-feed-sort":"enriched_at desc","x-feed-notice":"This feed contains at most 100 jobs (the most recently enriched). For the full corpus, use the paginated /stats/by-facet endpoint or /search.","x-generator":"yubhub-xml-generator","x-rights":"Free to redistribute with attribution: \"Data by YubHub (https://yubhub.co)\"","x-schema":"Each entry in `jobs` follows https://schema.org/JobPosting. YubHub-native raw fields carry `x-` prefix.","jobs":[{"@context":"https://schema.org","@type":"JobPosting","identifier":{"@type":"PropertyValue","name":"YubHub","value":"job_606388e5-d2c"},"title":"Solutions Engineering, Sr Staff Engineer (DFT, RTL Design product Engineer)","description":"<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>\n<p>You are a dynamic engineer with working experience in RTL implementation, DFT/BIST, verification, flow automation, and understanding of hierarchical SoC architectures and IEEE1149/1500 and 1687 standards and pattern porting. You should have a passion for working with the best of the brains in the industry in developing end-to-end solutions and deploying them in our premier customer base.</p>\n<p>What You&#39;ll Be Doing:</p>\n<ul>\n<li>Working closely with a world-class R&amp;D team, you&#39;ll be at the center of developing and bringing an end-to-end solution to our wide variety of customers in the domain of Silicon Lifecycle Management (SLM) built over a robust DFT framework.</li>\n<li>Working closely with customers, you will bring detailed requirements into the factory to enable R&amp;D for strong, robust, and successful product development.</li>\n<li>Working closely with product development team, you will validate an end-to-end solution both internally (before shipment) as well as in customer environment.</li>\n<li>Driving the deployment and smooth execution of SLM and Test solutions into customers&#39; projects.</li>\n<li>Enabling customers to realize the value of silicon health monitoring using a robusta DFT framework throughout the lifecycle of silicon bring-up, validation, through in-field operations.</li>\n</ul>\n<p>The Impact You Will Have:</p>\n<ul>\n<li>Enhancing Synopsys&#39; Silicon Lifecycle Management (SLM) and DFT IP portfolio and end-to-end solution.</li>\n<li>Driving the adoption of Synopsys&#39; SLM and DFT solutions at premier customer base worldwide.</li>\n<li>Influencing the development of next-generation SLM IPs and solutions.</li>\n</ul>\n<p>What You&#39;ll Need:</p>\n<ul>\n<li><p>BSEE/MSEE in Electrical Engineering, Computer Engineering, or related field.</p>\n</li>\n<li><p>8 years of hands-on experience with DFT/BIST insertion, RTL design, and functional verification.</p>\n</li>\n<li><p>Good exposure to JTAGIEEE 1149.1, IEEE 1687/1500, Testdata access mechanism.</p>\n</li>\n<li><p>Knowledge on memory defectivities soft errors and reliability.</p>\n</li>\n<li><p>Familiarity with error correcting codes such as Hamming and Hsiao.</p>\n</li>\n<li><p>Hands-on experience in dealing with hierarchical SoCs, 1149.1/1500/1687 standards and pattern porting.</p>\n</li>\n<li><p>Familiarity with either Synopsys TestMAX Tool chain or competitive offerings.</p>\n</li>\n<li><p>Debugging abilities to identify and resolve issues in functional verification in UVM environment.</p>\n</li>\n<li><p>Hands on experience in flow automation.</p>\n</li>\n<li><p>Knowledge of Synthesis is a must with understanding of timing constraints (SDC).</p>\n</li>\n<li><p>Knowledge of Lint, CDC, RDC is a plus.</p>\n</li>\n<li><p>Knowledge of physical implementation is not a must, but good to have.</p>\n</li>\n<li><p>Ability to evaluate technical suggestions from customers and work with internal teams (product management/R&amp;D) to make decisions.</p>\n</li>\n<li><p>Customer facing experience is a plus – educating/guiding customer on technical details of a solution.</p>\n</li>\n<li><p>Good to have:</p>\n</li>\n<li><p>Hands-on bring-up and debug experience of silicon is a plus.</p>\n</li>\n<li><p>Architecture/micro-architecture experience.</p>\n</li>\n<li><p>Understanding of GenAI and Agentic AI workflows.</p>\n</li>\n</ul>\n<p style=\"margin-top:24px;font-size:13px;color:#666;\">XML job scraping automation by <a href=\"https://yubhub.co\">YubHub</a></p>","url":"https://yubhub.co/jobs/job_606388e5-d2c","directApply":true,"hiringOrganization":{"@type":"Organization","name":"Synopsys","sameAs":"https://careers.synopsys.com","logo":"https://logos.yubhub.co/careers.synopsys.com.png"},"x-apply-url":"https://careers.synopsys.com/job/bengaluru/solutions-engineering-sr-staff-engineer-dft-rtl-design-product-engineer/44408/92871142560","x-work-arrangement":"onsite","x-experience-level":"senior","x-job-type":"full-time","x-salary-range":null,"x-skills-required":["RTL implementation","DFT/BIST","verification","flow automation","hierarchical SoC architectures","IEEE1149/1500 and 1687 standards","pattern porting","Synopsys TestMAX Tool chain","UVM environment","Synthesis","timing constraints (SDC)","Lint","CDC","RDC"],"x-skills-preferred":["error correcting codes","Hamming and Hsiao","GenAI","Agentic AI workflows"],"datePosted":"2026-04-05T13:20:45.356Z","jobLocation":{"@type":"Place","address":{"@type":"PostalAddress","addressLocality":"Bengaluru"}},"employmentType":"FULL_TIME","occupationalCategory":"Engineering","industry":"Technology","skills":"RTL implementation, DFT/BIST, verification, flow automation, hierarchical SoC architectures, IEEE1149/1500 and 1687 standards, pattern porting, Synopsys TestMAX Tool chain, UVM environment, Synthesis, timing constraints (SDC), Lint, CDC, RDC, error correcting codes, Hamming and Hsiao, GenAI, Agentic AI workflows"}]}