<?xml version="1.0" encoding="UTF-8"?>
<source>
  <jobs>
    <job>
      <externalid>0e39aebe-3ad</externalid>
      <Title>Network Engineer - ML Infrastructure (High-Speed Interconnects)</Title>
      <Description><![CDATA[<p>We are seeking exceptional ML Infrastructure Engineers with deep expertise in high-speed interconnect technologies to design, build, and optimise the network fabric that powers large-scale AI training and inference clusters.</p>
<p>This strategic role will drive innovation in high-bandwidth, low-latency, power-efficient interconnects critical for AI/ML clusters based on advanced computing platforms. You will have the opportunity to work on all modalities of interconnects connecting GPUs and switches both inside and between data centres, including our primary front and backend networks that train Grok and that customers use for inference.</p>
<p>Responsibilities:</p>
<ul>
<li>Design, validate, and productise high-speed copper and optical connectivity solutions for AI clusters (100k+ GPU scale).</li>
<li>Own vendor due diligence and onboarding for new 1.6T products including AEC and pluggable optical transceivers (DR4/8, FR4) including rigorous bring-up &amp; characterisation.</li>
<li>Investigate the opportunity for LPO and LRO in our network.</li>
<li>Evaluate early co-packaged and near-packaged engines for switches and GPUs.</li>
<li>Pathfinding for new interconnect modalities including VCSEL, microLED, THz radio-based solutions to improve network economics and reliability.</li>
<li>Work closely with vendors (transceiver, cable, SerDes, DSP, silicon photonics foundries) to influence roadmaps and ensure timely delivery of next-gen solutions.</li>
<li>Collaborate with ML training teams to translate workload communication patterns into concrete interconnect topology and optical reconfigurability requirements.</li>
<li>Perform system-level simulation of end-to-end fabric performance.</li>
<li>Drive failure analysis, root cause, and corrective actions for interconnect-related issues in production clusters through fleet-level metrics gathering and analysis.</li>
<li>Contribute to internal tooling and automation for interconnect health monitoring, telemetry, diagnostics, remediation and automated qualification pipelines.</li>
</ul>
<p>Basic Qualifications:</p>
<ul>
<li>At least 8+ years of hands-on experience in designing, deploying and operating high-speed copper and optical interconnects, preferably in a module design role or in a hyperscale datacentre environment.</li>
<li>Master&#39;s or PhD degree in Electrical Engineering, Photonics or Physics.</li>
<li>Deep knowledge of PAM4 SerDes performance, equalisation, jitter, crosstalk.</li>
<li>Solid operational understanding of FEC, Retimers, TIAs and Drivers.</li>
<li>Deep knowledge of optical link budget analysis and performance metrics including TDECQ, OMA, Tcode, stressed receiver sensitivity and associated diagnostics.</li>
<li>Expertise in transceiver components including CW lasers, SiPh PICs, EML, DSP, passive subassemblies, their failure modes and characterisation.</li>
<li>Knowledge of thermal, mechanical, power, signal integrity constraints in dense hardware.</li>
<li>Knowledge of SiPh design process, yield improvement and reliability testing.</li>
<li>Familiarity with CPO technologies and challenges/risk areas.</li>
<li>Familiarity with subcomponent supply chains and global manufacturers, ODMs and CMs.</li>
<li>Strong problem-solving skills and ability to thrive in a fast-paced, ambiguous setting.</li>
</ul>
<p>Compensation and Benefits:</p>
<p>$180,000 - $440,000 USD</p>
<p>Base salary is just one part of our total rewards package at X, which also includes equity, comprehensive medical, vision, and dental coverage, access to a 401(k) retirement plan, short &amp; long-term disability insurance, life insurance, and various other discounts and perks.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$180,000 - $440,000 USD</Salaryrange>
      <Skills>high-speed copper and optical interconnects, PAM4 SerDes performance, equalisation, jitter, crosstalk, FEC, Retimers, TIAs, Drivers, optical link budget analysis, performance metrics, TDECQ, OMA, Tcode, stressed receiver sensitivity, associated diagnostics, CW lasers, SiPh PICs, EML, DSP, passive subassemblies, thermal, mechanical, power, signal integrity constraints, SiPh design process, yield improvement, reliability testing, CPO technologies, subcomponent supply chains, global manufacturers, ODMs, CMs</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>xAI</Employername>
      <Employerlogo>https://logos.yubhub.co/x.ai.png</Employerlogo>
      <Employerdescription>xAI creates AI systems to understand the universe and aid humanity in its pursuit of knowledge. The company operates with a flat organisational structure.</Employerdescription>
      <Employerwebsite>https://www.x.ai/</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://job-boards.greenhouse.io/xai/jobs/5043570007</Applyto>
      <Location>Palo Alto, CA</Location>
      <Country></Country>
      <Postedate>2026-04-18</Postedate>
    </job>
    <job>
      <externalid>2d03187e-307</externalid>
      <Title>Principal Analog Design Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p>You are an expert in high-speed analog design, with hands-on experience in wireline or optical SerDes above 200GBaud. You excel with PLLs, ILOs, DLLs, and phase mixers, as well as transmitters, serializers, optical drivers, receiver analog front ends, TIAs, and data converters.</p>
<p>Designing advanced SerDes and clocking circuits for ultra-high-speed data.
Developing transmitters, serializers, and optical drivers.
Creating receiver analog front ends and TIAs.
Optimizing signal integrity and power usage.
Collaborating across global teams.
Mentoring junior engineers.</p>
<p>Enable next-gen connectivity solutions.
Strengthen Synopsys&#39; technology leadership.
Accelerate product innovation and time-to-market.
Improve reliability and performance of industry-leading chips.
Foster technical growth across teams.
Influence industry standards.</p>
<p>Our ideal candidate has a BSEE with at least 8+ years of direct industry experience. They must have extensive analog/SerDes IC design experience above 200GBaud, expertise with PLLs, DLLs, ILOs, phase mixers, and related circuits, proficiency in EDA tools and advanced process technologies, strong signal integrity and layout skills, and lab validation and debugging experience.</p>
<p>Collaborative and proactive leader.
Detail-oriented problem solver.
Effective technical communicator.
Innovative and curious.
Supportive mentor.</p>
<p>Join an elite analog design team focused on high-speed connectivity and SerDes IP, collaborating globally to deliver breakthrough solutions.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$165000-$247000</Salaryrange>
      <Skills>high-speed analog design, wireline or optical SerDes above 200GBaud, PLLs, ILOs, DLLs, phase mixers, transmitters, serializers, optical drivers, receiver analog front ends, TIAs, data converters, EDA tools, advanced process technologies, signal integrity, layout skills, lab validation, debugging</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. It designs and develops cutting-edge semiconductor solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/hillsboro/principal-analog-design-engineer/44408/90398128160</Applyto>
      <Location>Hillsboro</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
  </jobs>
</source>