{"version":"0.1","company":{"name":"YubHub","url":"https://yubhub.co","jobsUrl":"https://yubhub.co/jobs/skill/power-grid-design"},"x-facet":{"type":"skill","slug":"power-grid-design","display":"Power Grid Design","count":2},"x-feed-size-limit":100,"x-feed-sort":"enriched_at desc","x-feed-notice":"This feed contains at most 100 jobs (the most recently enriched). For the full corpus, use the paginated /stats/by-facet endpoint or /search.","x-generator":"yubhub-xml-generator","x-rights":"Free to redistribute with attribution: \"Data by YubHub (https://yubhub.co)\"","x-schema":"Each entry in `jobs` follows https://schema.org/JobPosting. YubHub-native raw fields carry `x-` prefix.","jobs":[{"@context":"https://schema.org","@type":"JobPosting","identifier":{"@type":"PropertyValue","name":"YubHub","value":"job_dfb98ecf-dd6"},"title":"Engineering Architect (Analog Mixed-Signal Architect)","description":"<p><strong>Overview</strong></p>\n<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>\n<p><strong>Job Description</strong></p>\n<p><strong>Category</strong></p>\n<p>Engineering</p>\n<p><strong>Hire Type</strong></p>\n<p>Employee</p>\n<p><strong>Job ID</strong></p>\n<p>15195</p>\n<p><strong>Base Salary Range</strong></p>\n<p>$181000-$272000</p>\n<p><strong>Remote Eligible</strong></p>\n<p>No</p>\n<p><strong>Date Posted</strong></p>\n<p>02/16/2026</p>\n<p><strong>We Are:</strong></p>\n<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.</p>\n<p><strong>You Are:</strong></p>\n<p>You are an accomplished engineering leader with a passion for advancing the frontiers of analog mixed-signal technology. With a deep understanding of memory and die-to-die interfaces, you thrive in environments where innovation meets real-world impact. You have a proven track record of architecting high-performance solutions, particularly in the realm of High Bandwidth Memory (HBM) interface design. You are committed to continuous learning, keeping pace with evolving technologies and industry trends. Your communication skills enable you to articulate ideas clearly and work effectively across sites and disciplines. Above all, you are driven by the opportunity to contribute to critical components powering AI systems, knowing your work has a lasting impact on the future of technology.</p>\n<p><strong>What You’ll Be Doing:</strong></p>\n<ul>\n<li>Reviewing and integrating the latest multichip and interposer technologies from various foundries into Synopsys’ HBM PHY products.</li>\n</ul>\n<ul>\n<li>Defining bump maps and top-level floorplans for HBM PHY products to ensure optimal performance, power, and area (PPA).</li>\n</ul>\n<ul>\n<li>Collaborating with layout teams to deliver top metal covercells optimized for performance and reliability in HBM PHY designs.</li>\n</ul>\n<ul>\n<li>Working with layout and SIPI teams to design interposer geometries that maximize performance and signal integrity.</li>\n</ul>\n<ul>\n<li>Mentoring junior engineers and providing technical guidance across multi-site teams.</li>\n</ul>\n<p><strong>The Impact You Will Have:</strong></p>\n<ul>\n<li>Elevate the performance and reliability of Synopsys’ HBM PHY products, directly contributing to the advancement of AI and high-performance computing systems.</li>\n</ul>\n<ul>\n<li>Enable successful integration of cutting-edge multichip and interposer technologies, ensuring Synopsys remains at the forefront of semiconductor innovation.</li>\n</ul>\n<ul>\n<li>Improve manufacturability and scalability of memory interface IPs, supporting the needs of leading semiconductor companies worldwide.</li>\n</ul>\n<ul>\n<li>Drive technical excellence across cross-functional teams, fostering collaboration and knowledge sharing.</li>\n</ul>\n<ul>\n<li>Enhance customer satisfaction by delivering robust, high-quality solutions that meet demanding market requirements.</li>\n</ul>\n<ul>\n<li>Support Synopsys’ reputation as a trusted IP provider through leadership, innovation, and problem-solving.</li>\n</ul>\n<p><strong>What You’ll Need:</strong></p>\n<ul>\n<li>MS or PhD in Electrical Engineering or related field.</li>\n</ul>\n<ul>\n<li>15+ years of experience in memory or die-to-die interface design.</li>\n</ul>\n<ul>\n<li>Expertise in floorplan optimization for IPs integrating full-custom analog and synthesized digital blocks.</li>\n</ul>\n<ul>\n<li>Strong experience with power grid design and EMIR analysis.</li>\n</ul>\n<ul>\n<li>Proficiency in interposer design and implementation.</li>\n</ul>\n<ul>\n<li>Solid understanding of analog principles and designs (bandgaps, LDO regulators, current mirrors, DLL/PLLs).</li>\n</ul>\n<ul>\n<li>Deep knowledge of signal-integrity and power integrity principles.</li>\n</ul>\n<ul>\n<li>Experience with layout impact on circuit performance and reliability.</li>\n</ul>\n<ul>\n<li>Ability to troubleshoot and debug memory interfaces effectively.</li>\n</ul>\n<ul>\n<li>Excellent communication and collaboration skills across multi-site teams.</li>\n</ul>\n<p><strong>Who You Are:</strong></p>\n<ul>\n<li>A collaborative leader who inspires and guides teams to technical excellence.</li>\n</ul>\n<ul>\n<li>Detail-oriented, analytical, and able to balance multiple priorities.</li>\n</ul>\n<ul>\n<li>Innovative thinker, open to new approaches and emerging technologies.</li>\n</ul>\n<ul>\n<li>Effective communicator, capable of translating complex technical concepts for diverse audiences.</li>\n</ul>\n<ul>\n<li>Resilient and proactive in addressing challenges and driving solutions.</li>\n</ul>\n<ul>\n<li>Committed to continuous learning and professional growth.</li>\n</ul>\n<p><strong>The Team You’ll Be A Part Of:</strong></p>\n<p>You’ll join our High Bandwidth Memory interface design team, a group of passionate engineers dedicated to developing best-in-class IP for the world’s most advanced computing systems. Our team collaborates across multiple sites and disciplines, leveraging expertise in analog mixed-signal design, layout, and signal integrity to deliver innovative solutions that power the next generation of AI and high-performance devices.</p>\n<p><strong>Rewards and Benefits:</strong></p>\n<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>\n<p style=\"margin-top:24px;font-size:13px;color:#666;\">XML job scraping automation by <a href=\"https://yubhub.co\">YubHub</a></p>","url":"https://yubhub.co/jobs/job_dfb98ecf-dd6","directApply":true,"hiringOrganization":{"@type":"Organization","name":"Synopsys","sameAs":"https://careers.synopsys.com","logo":"https://logos.yubhub.co/careers.synopsys.com.png"},"x-apply-url":"https://careers.synopsys.com/job/boxborough/engineering-architect-analog-mixed-signal-architect-15195/44408/91852130944","x-work-arrangement":"onsite","x-experience-level":"senior","x-job-type":"full-time","x-salary-range":"$181000-$272000","x-skills-required":["MS or PhD in Electrical Engineering or related field","15+ years of experience in memory or die-to-die interface design","Expertise in floorplan optimization for IPs integrating full-custom analog and synthesized digital blocks","Strong experience with power grid design and EMIR analysis","Proficiency in interposer design and implementation","Solid understanding of analog principles and designs (bandgaps, LDO regulators, current mirrors, DLL/PLLs)","Deep knowledge of signal-integrity and power integrity principles","Experience with layout impact on circuit performance and reliability","Ability to troubleshoot and debug memory interfaces effectively","Excellent communication and collaboration skills across multi-site teams"],"x-skills-preferred":[],"datePosted":"2026-03-09T11:02:26.298Z","jobLocation":{"@type":"Place","address":{"@type":"PostalAddress","addressLocality":"Boxborough, Massachusetts"}},"employmentType":"FULL_TIME","occupationalCategory":"Engineering","industry":"Technology","skills":"MS or PhD in Electrical Engineering or related field, 15+ years of experience in memory or die-to-die interface design, Expertise in floorplan optimization for IPs integrating full-custom analog and synthesized digital blocks, Strong experience with power grid design and EMIR analysis, Proficiency in interposer design and implementation, Solid understanding of analog principles and designs (bandgaps, LDO regulators, current mirrors, DLL/PLLs), Deep knowledge of signal-integrity and power integrity principles, Experience with layout impact on circuit performance and reliability, Ability to troubleshoot and debug memory interfaces effectively, Excellent communication and collaboration skills across multi-site teams","baseSalary":{"@type":"MonetaryAmount","currency":"USD","value":{"@type":"QuantitativeValue","minValue":181000,"maxValue":272000,"unitText":"YEAR"}}},{"@context":"https://schema.org","@type":"JobPosting","identifier":{"@type":"PropertyValue","name":"YubHub","value":"job_a4f15f43-d71"},"title":"High-Speed SERDES Layout Specialist","description":"<p>We are seeking a highly skilled High-Speed SERDES Layout Specialist to join our team. As a key member of our design team, you will be responsible for designing and implementing custom analog layout for high-speed SERDES blocks, including TX, RX, and PLLs, in advanced technology nodes.</p>\n<p><strong>What you&#39;ll do</strong></p>\n<ul>\n<li>Designing and implementing custom analog layout for high-speed SERDES blocks, including TX, RX, and PLLs, in advanced technology nodes.</li>\n<li>Developing floor plans, optimizing power distribution networks, and executing signal routing strategies with a focus on EMIR, parasitic minimization, and yield improvement.</li>\n</ul>\n<p><strong>What you need</strong></p>\n<ul>\n<li>5+ years of hands-on experience in custom analog layout, with a focus on High-Speed SERDES (TX/RX/PLL) in deep submicron technologies.</li>\n<li>Proficiency in floor planning, power grid design, signal routing, and parasitic optimization.</li>\n<li>Expertise in industry-standard EDA tools for layout and verification (e.g., Cadence Virtuoso, Mentor Calibre, Synopsys IC Compiler).</li>\n<li>Strong understanding of EMIR, DRC, LVS, ERC, ANT, ESD, DFM, and PERC verification methodologies.</li>\n</ul>\n<p style=\"margin-top:24px;font-size:13px;color:#666;\">XML job scraping automation by <a href=\"https://yubhub.co\">YubHub</a></p>","url":"https://yubhub.co/jobs/job_a4f15f43-d71","directApply":true,"hiringOrganization":{"@type":"Organization","name":"Synopsys","sameAs":"https://careers.synopsys.com","logo":"https://logos.yubhub.co/careers.synopsys.com.png"},"x-apply-url":"https://careers.synopsys.com/job/noida/high-speed-serdes-layout-specialist/44408/91299418752","x-work-arrangement":"onsite","x-experience-level":"senior","x-job-type":"full-time","x-salary-range":null,"x-skills-required":["custom analog layout","high-speed SERDES","floor planning","power grid design","signal routing","parasitic optimization","EDA tools","EMIR","DRC","LVS","ERC","ANT","ESD","DFM","PERC"],"x-skills-preferred":["package-level design","interposer and RDL layout"],"datePosted":"2026-03-06T07:22:03.742Z","jobLocation":{"@type":"Place","address":{"@type":"PostalAddress","addressLocality":"Noida, Uttar Pradesh, India"}},"employmentType":"FULL_TIME","occupationalCategory":"Engineering","industry":"Technology","skills":"custom analog layout, high-speed SERDES, floor planning, power grid design, signal routing, parasitic optimization, EDA tools, EMIR, DRC, LVS, ERC, ANT, ESD, DFM, PERC, package-level design, interposer and RDL layout"}]}