<?xml version="1.0" encoding="UTF-8"?>
<source>
  <jobs>
    <job>
      <externalid>cbaf9906-291</externalid>
      <Title>Platform Hardware Security</Title>
      <Description><![CDATA[<p>We&#39;re seeking a Platform Hardware Security Engineer to design and implement security architectures for bare-metal infrastructure. You&#39;ll work with teams across Anthropic to build firmware, bootloaders, operating systems, and attestation systems to ensure the integrity of our infrastructure from the ground up.</p>
<p>This role requires expertise in low-level systems security and the ability to architect solutions that balance security requirements with the performance demands of training AI models across our massive fleet.</p>
<p>Responsibilities:</p>
<ul>
<li>Design and implement secure boot chains from firmware through OS initialization for diverse hardware platforms (CPUs, BMCs, switches, peripherals, and embedded microcontrollers)</li>
</ul>
<ul>
<li>Architect attestation systems that provide cryptographic proof of system state from hardware root of trust through application layer</li>
</ul>
<ul>
<li>Develop measured boot implementations and runtime integrity monitoring</li>
</ul>
<ul>
<li>Create reference architectures and security requirements for bare-metal deployments</li>
</ul>
<ul>
<li>Integrate security controls with infrastructure teams without impacting training performance</li>
</ul>
<ul>
<li>Prototype and validate security mechanisms before production deployment</li>
</ul>
<ul>
<li>Conduct firmware vulnerability assessments and penetration testing</li>
</ul>
<ul>
<li>Build firmware analysis pipelines for continuous security monitoring</li>
</ul>
<ul>
<li>Document security architectures and maintain threat models</li>
</ul>
<ul>
<li>Collaborate with software and hardware vendors to ensure security capabilities meet our requirements</li>
</ul>
<p>Who you are:</p>
<ul>
<li>8+ years of experience in systems security, with at least 5 years focused on firmware and hardware security (firmware, bootloaders, and OS-level security)</li>
</ul>
<ul>
<li>Hands-on experience with secure boot, measured boot, and attestation technologies (TPM, Intel TXT, AMD SEV, ARM TrustZone)</li>
</ul>
<ul>
<li>Strong understanding of cryptographic protocols and hardware security modules</li>
</ul>
<ul>
<li>Experience with UEFI/BIOS or embedded firmware security, bootloader hardening, and chain of trust implementation</li>
</ul>
<ul>
<li>Proficiency in low-level programming (C, Rust, Assembly) and systems programming</li>
</ul>
<ul>
<li>Knowledge of firmware vulnerability assessment and threat modeling</li>
</ul>
<ul>
<li>Track record of designing security architectures for complex, distributed systems</li>
</ul>
<ul>
<li>Experience with supply chain security</li>
</ul>
<ul>
<li>Ability to work effectively across hardware and software boundaries</li>
</ul>
<ul>
<li>Knowledge of NIST firmware security guidelines and hardware security frameworks</li>
</ul>
<p>Strong candidates may also have:</p>
<ul>
<li>Experience with confidential computing technologies and hardware-based TEEs</li>
</ul>
<ul>
<li>Knowledge of SLSA framework and software supply chain security standards</li>
</ul>
<ul>
<li>Experience securing large-scale HPC or cloud infrastructure</li>
</ul>
<ul>
<li>Contributions to open-source security projects (coreboot, CHIPSEC, etc.)</li>
</ul>
<ul>
<li>Background in formal verification or security proof techniques</li>
</ul>
<ul>
<li>Experience with silicon root of trust implementations</li>
</ul>
<ul>
<li>Experience working with building foundational technical designs, operational leadership, and vendor collaboration</li>
</ul>
<ul>
<li>Previous work with AI/ML infrastructure security</li>
</ul>
<p>Annual Salary: $405,000-$485,000 USD</p>
<p>Logistics:</p>
<ul>
<li>Minimum education: Bachelor’s degree or an equivalent combination of education, training, and/or experience</li>
</ul>
<ul>
<li>Required field of study: A field relevant to the role as demonstrated through coursework, training, or professional experience</li>
</ul>
<ul>
<li>Minimum years of experience: Years of experience required will correlate with the internal job level requirements for the position</li>
</ul>
<ul>
<li>Location-based hybrid policy: Currently, we expect all staff to be in one of our offices at least 25% of the time. However, some roles may require more time in our offices.</li>
</ul>
<ul>
<li>Visa sponsorship: We do sponsor visas! However, we aren&#39;t able to successfully sponsor visas for every role and every candidate. But if we make you an offer, we will make every reasonable effort to get you a visa, and we retain an immigration lawyer to help with this.</li>
</ul>
<p>Why work with us?</p>
<ul>
<li>Competitive compensation and benefits</li>
</ul>
<ul>
<li>Optional equity donation matching</li>
</ul>
<ul>
<li>Generous vacation and parental leave</li>
</ul>
<ul>
<li>Flexible working hours</li>
</ul>
<ul>
<li>Lovely office space in which to collaborate with colleagues</li>
</ul>
<p>Guidance on Candidates&#39; AI Usage: Learn about our policy for using AI in our application process</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>hybrid</Workarrangement>
      <Salaryrange>$405,000-$485,000 USD</Salaryrange>
      <Skills>Secure boot, Measured boot, Attestation technologies, Cryptographic protocols, Hardware security modules, UEFI/BIOS or embedded firmware security, Bootloader hardening, Chain of trust implementation, Low-level programming, Systems programming, Firmware vulnerability assessment, Threat modeling, Supply chain security, NIST firmware security guidelines, Hardware security frameworks, Confidential computing technologies, Hardware-based TEEs, SLSA framework, Software supply chain security standards, Large-scale HPC or cloud infrastructure, Open-source security projects, Formal verification, Security proof techniques, Silicon root of trust implementations, Vendor collaboration, AI/ML infrastructure security</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Anthropic</Employername>
      <Employerlogo>https://logos.yubhub.co/anthropic.com.png</Employerlogo>
      <Employerdescription>Anthropic is a public benefit corporation that creates reliable, interpretable, and steerable AI systems.</Employerdescription>
      <Employerwebsite>https://www.anthropic.com/</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://job-boards.greenhouse.io/anthropic/jobs/4929689008</Applyto>
      <Location>New York City, NY | Seattle, WA; San Francisco, CA | New York City, NY | Seattle, WA; Washington, DC</Location>
      <Country></Country>
      <Postedate>2026-04-18</Postedate>
    </job>
    <job>
      <externalid>2798986b-685</externalid>
      <Title>Security Engineering Lead</Title>
      <Description><![CDATA[<p>As a Security Engineering Lead on our team, you&#39;ll be leading the security and auditing efforts for Espresso&#39;s codebase leading up to, and beyond, launch. We are looking for an experienced security engineering and software auditing professional who can lead review processes of our design and codebase.</p>
<p>Responsibilities:</p>
<p>Lead security audits of (a subset of) the Espresso codebase
As a project leader, you will have mobility in how you choose to organize security and audit efforts
Dive into the code of a fairly complex distributed system, learning and developing an understanding of the system on the fly (with help from the engineering team that built it, of course)
Coordinate with several engineering teams to aid in your audit, raise concerns and communicate results, and guide the effort to harden the system based on your findings
Coordinate with, manage, and review the work of external security auditing teams, in certain cases
Suggest improvements to testing and engineering practices to promote more secure and maintainable code</p>
<p>Requirements:</p>
<p>Solid grasp of software engineering principles, both low-level (e.g. language-specific best practices) and high-level (e.g. reliable software architecture, particularly in distributed systems)
If focused on Rust: ≥ 1 year experience writing Rust, particularly with async Rust.
If focused on Solidity: Multiple years experience writing smart contracts; experience with smart contract security audits or formal verification of smart contracts
Experience as an engineer or software architect in a security-critical industry
Be capable of describing the stakes, the challenges you&#39;ve faced in building secure software, and the steps/processes you&#39;ve taken to mitigate risk
Experience as an auditor, pentester, QA tester, etc.
Have a well thought-out approach to testing software and designing it to be testable/auditable
Ability to think adversarially, and identify potential reliability or security vulnerabilities even in software that is correct in common or “happy path” scenarios
Experience on the design and/or testing of distributed systems
Comfort diving into unknowns and asking questions</p>
<p>Preferred:</p>
<p>Knowledge of relevant testing and static analysis tools (e.g. Foundry, Slither) is a plus
Blockchain knowledge/experience is preferred, but could also be include IoT, automotive, finance, etc.
Ideally, the candidate should have a general philosophy of software design that has been molded by experience working on security-critical systems</p>
<p>Benefits:</p>
<p>Fully remote with flexible hours
Work alongside the brightest minds in the crypto space
Competitive salary + equity package
Regular team off-sites to international locations
Unlimited vacation policy
Top-tier health, dental, and vision coverage for US employees</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>remote</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Rust, async Rust, Solidity, smart contract security audits, formal verification of smart contracts, software engineering principles, low-level programming, high-level programming, distributed systems, testing and static analysis tools, Foundry, Slither, blockchain knowledge, IoT, automotive, finance</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Espresso Systems</Employername>
      <Employerlogo>https://logos.yubhub.co/espressosystems.com.png</Employerlogo>
      <Employerdescription>Espresso Systems builds foundational infrastructure to power tomorrow&apos;s internet, providing rollups with secure, real-time visibility into what&apos;s happening on all integrated chains.</Employerdescription>
      <Employerwebsite>https://www.espressosystems.com/</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://jobs.lever.co/Espresso/135f4767-f690-41f8-9ab0-95fd9d398677</Applyto>
      <Location>Remote</Location>
      <Country></Country>
      <Postedate>2026-04-17</Postedate>
    </job>
    <job>
      <externalid>455b32d6-da0</externalid>
      <Title>IP Verification (USB)- Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p>We Are:
At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.</p>
<p>You Are:
You are an accomplished verification engineer with a passion for excellence and a track record of delivering robust, high-quality IP solutions. You thrive in a fast-paced, dynamic environment and are excited by the opportunity to work on next-generation connectivity protocols that power commercial, enterprise, and automotive applications. With a solid foundation in Electrical/Electronics Engineering (BSEE with 5+ years or MSEE with 3+ years of relevant experience), you bring deep expertise in System Verilog and industry-standard verification methodologies such as UVM/OVM/VMM. Your hands-on experience developing HVL-based test environments and extracting meaningful verification metrics sets you apart as a technical leader.</p>
<p>You are a collaborative team player who values knowledge sharing and actively contributes to a culture of continuous improvement. Your familiarity with protocols like MIPI-I3C, UFS, AMBA, Ethernet, DDR, PCIe, and USB allows you to quickly ramp up on new projects and deliver results. You bring a strong analytical mindset, exceptional debugging skills, and a drive to meet and exceed quality metrics. Experienced with scripting languages like Perl, TCL, and Python, you automate processes for efficiency and scalability. Your strong communication skills, initiative, and global perspective enable you to work effectively with cross-functional and multi-site teams. Above all, you are a lifelong learner who embraces challenges, adapts to new technologies, and is committed to shaping the future of silicon design.</p>
<p>What You’ll Be Doing:
Specify, architect, and implement advanced verification environments for DesignWare IP cores using System Verilog and state-of-the-art methodologies.
Develop and execute comprehensive test plans, ensuring coverage of unit-level and system-level requirements.
Design, code, and debug testbenches, test cases, and functional coverage models to validate complex IP functionalities.
Perform functional coverage analysis and manage regression testing to achieve and maintain required quality metrics.
Collaborate closely with RTL designers and global verification teams to resolve issues and drive verification closure.
Leverage scripting (Perl, TCL, Python) to automate verification flows, streamline processes, and enhance productivity.
Contribute to the development and refinement of verification methodologies, including VIP development and formal verification approaches.</p>
<p>The Impact You Will Have:
Ensure the delivery of high-quality, robust IP cores that power critical applications in commercial, enterprise, and automotive markets.
Drive innovation in verification methodologies, setting new standards for efficiency and coverage.
Enhance time-to-market by identifying and resolving design and verification issues early in the development cycle.
Strengthen Synopsys’ reputation as a leader in silicon IP and verification through technical excellence and customer focus.
Mentor and support junior engineers, fostering a culture of learning and continuous improvement.
Contribute to the success of global, multi-site R&amp;D teams by providing expertise and driving cross-functional collaboration.</p>
<p>What You’ll Need:
BSEE with 5+ years or MSEE with 3+ years of relevant experience in ASIC or IP verification.
Expertise in developing HVL (System Verilog)-based verification environments and testbenches.
Strong hands-on experience with industry-standard simulators (VCS, NC, MTI) and debugging tools.
Proficiency in verification methodologies such as UVM, OVM, or VMM; exposure to formal verification is highly desirable.
Solid understanding of protocols such as MIPI-I3C/UFS/Unipro, AMBA, SD/eMMC, Ethernet, DDR, PCIe, USB.
Familiarity with scripting languages (Perl, TCL, Python) and HDLs (Verilog); experience with VIP development is a plus.
Demonstrated ability to work with functional coverage-driven methodologies and quality metric goals.</p>
<p>Who You Are:
Analytical thinker with strong problem-solving and debugging skills.
Excellent verbal and written communication abilities.
Team player who thrives in collaborative, multi-site environments.
Proactive, self-motivated, and able to take initiative on challenging projects.
Detail-oriented, quality-focused, and driven by a desire to excel.
Adaptable and eager to continuously learn and apply new technologies.</p>
<p>The Team You’ll Be A Part Of:
You will join the Solutions Group’s DesignWare IP Verification R&amp;D team, a highly skilled and diverse group of engineers dedicated to delivering world-class IP cores for next-generation connectivity. The team operates in a collaborative, multi-site environment, leveraging global expertise to solve complex verification challenges. Together, you will drive innovation, share knowledge, and uphold Synopsys’ reputation for technical leadership and excellence.</p>
<p>Rewards and Benefits:
We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p>A peek inside our office</p>
<p>Benefits:
At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>System Verilog, UVM/OVM/VMM, HVL-based test environments, Industry-standard simulators (VCS, NC, MTI), Debugging tools, Functional coverage-driven methodologies, Quality metric goals, MIPI-I3C, UFS, AMBA, Ethernet, DDR, PCIe, USB, Perl, TCL, Python, VIP development, Formal verification</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) for the aggressiveness of semiconductor design.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/ip-verification-usb-staff-engineer/44408/92684730560</Applyto>
      <Location>Bengaluru</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>5566d11e-802</externalid>
      <Title>RTL Design &amp; Verification - Senior Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>As a Senior Staff Engineer in RTL Design and Verification, you will be designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects. You will develop comprehensive test cases to ensure robust product functionality and performance.</p>
<p>You will collaborate with customers and internal engineering teams to resolve technical issues, including hands-on debugging and root cause analysis. You will stay current with emerging trends, standards, and best practices in SLM and 3D-IC technologies.</p>
<p>You will contribute to the improvement of verification methodologies and automation flows. You will document design specifications, verification plans, and results to ensure transparency and repeatability.</p>
<p>You will participate in code reviews and technical discussions to drive innovation and continuous improvement.</p>
<p>You will accelerate the development of industry-leading SLM IPs that power the world&#39;s top technology companies. You will enhance product reliability, performance, and user experience for global semiconductor solutions.</p>
<p>You will drive innovation in verification methodologies, setting new standards for efficiency and accuracy. You will enable successful integration of advanced 3D-IC technologies, expanding Synopsys&#39; leadership in the market.</p>
<p>You will foster strong customer relationships through technical expertise and responsive support. You will contribute to a culture of excellence and continuous learning within the engineering team.</p>
<p>To succeed in this role, you will need a BS/MS in Computer Science, Electrical Engineering, or related field. You will require 8+ years of hands-on experience in RTL design and verification.</p>
<p>You will need proficiency in EDA tools, Verilog, System Verilog, TCL scripting, and Formal Verification methodologies. You will need experience working in Unix/Linux environments.</p>
<p>You will need strong debugging and problem-solving skills, especially in complex chip design environments. You will need excellent written and verbal communication skills in English.</p>
<p>Knowledge of digital, analog, and mixed-signal IP/circuit design is a plus. Familiarity with 3D-IC standards and semiconductor verification best practices is desirable.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>EDA tools, Verilog, System Verilog, TCL scripting, Formal Verification methodologies, Unix/Linux environments, debugging and problem-solving skills, digital, analog, and mixed-signal IP/circuit design, 3D-IC standards and semiconductor verification best practices</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys develops and provides electronic design automation (EDA) software and intellectual property (IP) products used in the design and manufacturing of semiconductors.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/yerevan/rtl-design-and-verification-senior-staff-engineer/44408/93169653024</Applyto>
      <Location>Yerevan</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>24670b19-cee</externalid>
      <Title>Digital Verification Sr Engineer</Title>
      <Description><![CDATA[<p>You are a passionate and experienced ASIC Digital Design Engineer with a strong background in design verification. You thrive in a collaborative environment and have a keen eye for detail. Your technical expertise is complemented by your ability to communicate effectively and work well within a team. You are self-motivated and enthusiastic about technology and problem-solving. With a minimum of 5 years of experience in design verification, you have honed your skills in using simulation tools, scripting languages, and advanced verification techniques. You have a solid understanding of digital and mixed-signal designs and are eager to contribute to cutting-edge technologies that enable Data Center, AI/ML, and 5G applications.</p>
<p>Your key responsibilities will include working in a Digital and Verification Development team during the development and validation of complex digital mixed signals for high-speed interface IP. You will plan tests, checklists, coverage, and assertion planning. You will create detailed verification environments from functional specifications. You will apply advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification. You will write test cases, checkers, and coverage that implement the verification test plan. You will debug simulations, including those of real signals modeled using SystemVerilog for analog. You will perform RTL, GLS, and co-simulations and ensure coverage closure. You will participate in technical reviews and contribute actively. You will provide customer support with the bring-up of IP in customer simulation environments. You will follow and improve development processes to ensure high-quality output.</p>
<p>To be successful in this role, you will need a BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications. You will require 2+ years of experience in design verification. You will need strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal). Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus. You will require proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</p>
<p>As a highly responsible and result-oriented individual, you will excel in this role if you have excellent English communication skills, both verbal and written. You will be a great team player, willing to support others. You will be self-motivated and highly enthusiastic about technology and solving problems.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, Formal verification tools (vc_formal), UPF, UVM (Universal Verification Methodology), SVA (SystemVerilog Assertion), Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/digital-verification-sr-engineer/44408/92669904832</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>74dccfda-69a</externalid>
      <Title>Digital Verification Sr Engineer</Title>
      <Description><![CDATA[<p>Our organisation is seeking a passionate and experienced ASIC Digital Design Engineer with a strong background in design verification to join our Digital and Verification Development team.</p>
<p>As a Digital Verification Sr Engineer, you will be responsible for working in a collaborative environment to develop and validate complex digital mixed signals for high-speed interface IP.</p>
<p>Key responsibilities include:
Planning tests, checklists, coverage, and assertion planning.
Creating detailed verification environments from functional specifications.
Applying advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification.
Writing test cases, checkers, and coverage that implement the verification test plan.
Debugging simulations, including those of real signals modeled using SystemVerilog for analog.
Performing RTL, GLS, and co-simulations and ensuring coverage closure.
Participating in technical reviews and contributing actively.
Providing customer support with the bring-up of IP in customer simulation environments.
Following and improving development processes to ensure high-quality output.</p>
<p>Requirements include:
BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications.
2+ years of experience in design verification.
Strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal).
Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus.
Proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</p>
<p>Ideal candidate will be highly responsible and result-oriented, with excellent English communication skills, both verbal and written.
A great team player, willing to support others.
Self-motivated and highly enthusiastic about technology and solving problems.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, Formal verification tools (vc_formal), UPF, UVM (Universal Verification Methodology), SVA (SystemVerilog Assertion), Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/da-nang/digital-verification-sr-engineer/44408/92715864496</Applyto>
      <Location>Da Nang</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>f3b2a87c-f0c</externalid>
      <Title>Sr Staff SoC Engineer(Backend)</Title>
      <Description><![CDATA[<p>We are seeking a highly skilled Sr Staff SoC Engineer(Backend) to join our team in Beijing. As a key member of our engineering team, you will be responsible for assisting our customers successfully tape out from Netlist to GDS by using Synopsys EDA tools.</p>
<p>Your focus will be in the areas of design planning, floorplanning, place and route, parasitic extraction, signal integrity analysis and prevention, IR drop/EM analysis and physical verification (DRC/LVS).</p>
<p>A secondary focus will be in static timing analysis, Low Power Static check and formal verification. You will work as a member of the customer&#39;s IC design team, leveraging their experience and Synopsys&#39; best practices to have immediate impact on their current project while transferring valuable knowledge for future projects.</p>
<p>You will interact regularly with customers to identify and eliminate barriers to project success. You will plan and manage delivery of own project-related tasks. You will leverage entire Synopsys team to ensure project success. You will provide feedback to R&amp;D/AE on suggested tool enhancements or issues.</p>
<p>You will work with or as Project Leader to develop technical proposals, working through project life cycle and produce consistently high-quality technical solutions.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Floorplan, Place and route, DRC/LVS, IR drop, EM, Signal Integrity, STA, Formal Verification, Synthesis</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services for the semiconductor industry.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/beijing/sr-staff-soc-engineer-backend/44408/92669904928</Applyto>
      <Location>Beijing</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>8409e0bb-24a</externalid>
      <Title>RTL Design &amp; Verification Staff Engineer</Title>
      <Description><![CDATA[<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>
<p>We are looking for a passionate, detail-oriented engineer with an insatiable curiosity for technology and its impact on the world. You will thrive in collaborative environments, bringing together diverse perspectives to solve complex challenges. With a strong foundation in RTL design and verification, you will approach every project with a sense of ownership and a commitment to excellence.</p>
<p>As an effective communicator, you will clearly articulate technical concepts to both internal teams and external customers, fostering strong partnerships and driving innovation. You will be adaptable, self-motivated, and resilient in the face of challenges, always seeking opportunities to learn and grow.</p>
<p>Your responsibilities will include designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects. You will develop comprehensive test cases to ensure robust product functionality and performance. You will collaborate with customers and internal engineering teams to resolve technical issues, including hands-on debugging and root cause analysis.</p>
<p>You will stay current with emerging trends, standards, and best practices in SLM and 3D-IC technologies. You will contribute to the improvement of verification methodologies and automation flows. You will document design specifications, verification plans, and results to ensure transparency and repeatability.</p>
<p>You will participate in code reviews and technical discussions to drive innovation and continuous improvement.</p>
<p>The impact you will have includes accelerating the development of industry-leading SLM IPs that power the world&#39;s top technology companies. You will enhance product reliability, performance, and user experience for global semiconductor solutions. You will drive innovation in verification methodologies, setting new standards for efficiency and accuracy.</p>
<p>You will need a BS/MS in Computer Science, Electrical Engineering, or related field. You will have 5+ years of hands-on experience in RTL design and verification. You will be proficient in EDA tools, Verilog, System Verilog, TCL scripting, and Formal Verification methodologies.</p>
<p>You will be an analytical and critical thinker with a detail-oriented approach. You will be an effective communicator, comfortable collaborating across teams and with customers. You will be self-motivated and proactive in seeking solutions and driving projects forward.</p>
<p>You will join a talented and diverse engineering team focused on developing and verifying cutting-edge Silicon Lifecycle Management IPs for next-generation chip solutions.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design and verification, EDA tools, Verilog, System Verilog, TCL scripting, Formal Verification methodologies</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services for the semiconductor and electronics industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/yerevan/rtl-design-and-verification-staff-engineer/44408/93169652816</Applyto>
      <Location>Yerevan</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>8bcaf6b7-774</externalid>
      <Title>ASIC Digital Design, Senior Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>
<p><strong>Responsibilities:</strong></p>
<p>Define and develop ASIC RTL design and verification at both chip level and block level. Collaborate with cross-functional teams to design, implement, and verify PCIe interfaces. Perform RTL coding, synthesis, and simulation to ensure design functionality and performance. Conduct design reviews and provide technical guidance to junior engineers. Work closely with physical design teams to ensure seamless integration and optimization. Debug and resolve design issues to ensure timely delivery of high-quality products.</p>
<p><strong>Impact:</strong></p>
<p>Contribute to the development of high-performance silicon chips that power next-generation technologies. Enhance the functionality and performance of Synopsys&#39; PCIe solutions. Drive innovation and improve design methodologies within the team. Ensure the successful delivery of complex ASIC projects on time and within budget. Mentor and guide junior engineers, fostering a culture of continuous learning and development. Collaborate with cross-functional teams to deliver integrated and optimized solutions for our customers.</p>
<p><strong>Requirements:</strong></p>
<p>Bachelor&#39;s or Master&#39;s degree in Electrical Engineering, Computer Engineering, or a related field. Extensive experience in ASIC digital design and verification. Strong knowledge of PCIe protocols and interfaces. Proficiency in RTL coding (Verilog/SystemVerilog) and simulation tools. Experience with synthesis, timing analysis, and formal verification.</p>
<p><strong>Team:</strong></p>
<p>Join a dynamic and collaborative team of engineers dedicated to designing and delivering high-performance silicon solutions. Our team focuses on innovation, quality, and continuous improvement, working together to solve complex technical challenges and deliver industry-leading products.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$138000-$208000</Salaryrange>
      <Skills>ASIC digital design, RTL coding, simulation tools, synthesis, timing analysis, formal verification, PCIe protocols, interfaces, chip architecture, circuit design, verification, physical design</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services for the semiconductor and electronics industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/austin/asic-digital-design-senior-staff-engineer/44408/93286401456</Applyto>
      <Location>Austin</Location>
      <Country></Country>
      <Postedate>2026-04-05</Postedate>
    </job>
    <job>
      <externalid>b5f1283c-76e</externalid>
      <Title>ASIC Digital Design, Sr Staff/Principal Engineer - DDR</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</p>
<p>They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>
<p>These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p><strong>Job Description</strong></p>
<p><strong>Date posted</strong>: 03/09/2026</p>
<p><strong>We Are:</strong></p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect.</p>
<p>Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines.</p>
<p>We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content.</p>
<p>Join us to transform the future through continuous technological innovation.</p>
<p><strong>You Are:</strong></p>
<p>You are a passionate and accomplished digital design engineer with an unyielding drive for excellence.</p>
<p>You thrive in technically challenging environments, where your deep understanding of RTL design and system architecture allows you to craft innovative solutions for complex problems.</p>
<p>With a solid foundation in electrical engineering or VLSI, you have accumulated over five years of hands-on experience in designing and implementing ASIC solutions, particularly focusing on high-performance protocols such as DDR PHY, PCIe, USB, or HBM.</p>
<p>Your expertise extends beyond individual contribution—you are equally comfortable leading and mentoring small design teams, fostering an environment of collaboration and shared learning.</p>
<p><strong>What You’ll Be Doing:</strong></p>
<ul>
<li>Lead and Drive all aspects of complete IP Design execution from start to end.</li>
</ul>
<ul>
<li>Architecting, designing, and implementing state-of-the-art RTL for the next-generation high-performance DDR PHY and related IP cores.</li>
</ul>
<ul>
<li>Translating standard and functional specifications into detailed architecture, micro-architecture, and design documentation for medium- to high-complexity features.</li>
</ul>
<ul>
<li>Contributing as an individual designer and also lead other engineers in —handling RTL coding, lint/CDC analysis, synthesis, debug, and test plan development.</li>
</ul>
<ul>
<li>Collaborating with global teams across multiple sites, ensuring cohesive project execution and knowledge sharing.</li>
</ul>
<ul>
<li>Lead and mentor teams of RTL designers, providing technical guidance and fostering professional development.</li>
</ul>
<ul>
<li>Engaging in continuous process improvement, proposing and implementing enhancements to design flows and methodologies.</li>
</ul>
<ul>
<li>Troubleshooting and resolving design and verification issues, ensuring robust and high-quality deliverables.</li>
</ul>
<p><strong>The Impact You Will Have:</strong></p>
<ul>
<li>Directly contributing to the design and delivery of high-performance IP cores that power industry-leading semiconductor solutions worldwide.</li>
</ul>
<ul>
<li>Elevating Synopsys’ reputation for technical excellence and innovation in the IP design space.</li>
</ul>
<ul>
<li>Accelerating the adoption of advanced protocols and interfaces in cutting-edge technologies.</li>
</ul>
<ul>
<li>Enabling customers to achieve faster time-to-market and superior silicon performance.</li>
</ul>
<ul>
<li>Mentoring and uplifting team members, fostering a culture of knowledge sharing and technical growth.</li>
</ul>
<ul>
<li>Driving continuous improvement in design methodologies, enhancing efficiency and product quality.</li>
</ul>
<ul>
<li>Supporting Synopsys’ mission to remain at the forefront of the Era of Pervasive Intelligence through breakthrough silicon solutions.</li>
</ul>
<p><strong>What You’ll Need:</strong></p>
<ul>
<li>Bachelor’s or Master’s degree in Electrical Engineering, Electronics, VLSI, or related discipline.</li>
</ul>
<ul>
<li>10+ years of relevant industry experience in ASIC digital design, with a focus on protocols like DDR, PCIe, USB, or HBM.</li>
</ul>
<ul>
<li>Past experience of leading IP deign projects, team.</li>
</ul>
<ul>
<li>In-depth experience with RTL coding in Verilog/SystemVerilog and simulation tools for ASIC design.</li>
</ul>
<ul>
<li>Strong command of design flows, including lint, CDC, synthesis, static timing analysis, and formal verification.</li>
</ul>
<ul>
<li>Hands-on expertise in architecting and implementing control path-oriented designs (e.g., asynchronous FIFOs, DMA, SPRAM/DPRAM interfaces).</li>
</ul>
<ul>
<li>Familiarity with scripting languages such as Perl or Shell—an advantage.</li>
</ul>
<ul>
<li>Demonstrated ability to technically lead or mentor small teams of engineers.</li>
</ul>
<p><strong>Who You Are:</strong></p>
<ul>
<li>A collaborative team player who thrives in a multi-site, multicultural environment.</li>
</ul>
<ul>
<li>An effective communicator, able to translate complex technical concepts for diverse audiences.</li>
</ul>
<ul>
<li>A proactive problem-solver with strong analytical and troubleshooting skills.</li>
</ul>
<ul>
<li>Self-motivated, showing high initiative and ownership of responsibilities.</li>
</ul>
<ul>
<li>Adaptable and eager to learn, always seeking opportunities for personal and professional growth.</li>
</ul>
<ul>
<li>Committed to fostering a positive, inclusive, and innovative team culture.</li>
</ul>
<p><strong>The Team You’ll Be A Part Of:</strong></p>
<p>You will join the R&amp;D Solutions Group at our Bengaluru Design Center, a dynamic and diverse team dedicated to the design and development of industry-leading DesignWare IP cores.</p>
<p>As a Technical Individual Contributor, you will collaborate with global experts in a multi-site environment, contributing to technically challenging projects that push the boundaries of silicon design.</p>
<p>The team values innovation, continuous learning, and the sharing of knowledge, offering ample opportunities for growth and leadership.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs.</p>
<p>Our total rewards include both monetary and non-monetary offerings.</p>
<p>Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work.</p>
<p>Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world.</p>
<p>We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day.</p>
<p>We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<ul>
<li>### Health &amp; Wellness</li>
</ul>
<p>Comprehensive medical and healthcare plans that work for you and your family.</p>
<ul>
<li>### Time Away</li>
</ul>
<p>In addition to company holidays, we have ETO and FTO Programs.</p>
<ul>
<li>### Family Support</li>
</ul>
<p>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</p>
<ul>
<li>### ESPP</li>
</ul>
<p>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design, System architecture, ASIC solutions, High-performance protocols, DDR PHY, PCIe, USB, HBM, Verilog, SystemVerilog, Simulation tools, Design flows, Lint, CDC, Synthesis, Static timing analysis, Formal verification, Control path-oriented designs, Asynchronous FIFOs, DMA, SPRAM/DPRAM interfaces, Scripting languages, Perl, Shell</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) used in the design and manufacturing of semiconductors.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/asic-digital-design-sr-staff-principal-engineer-ddr/44408/92599737760</Applyto>
      <Location>Bengaluru, Karnataka, India</Location>
      <Country></Country>
      <Postedate>2026-03-10</Postedate>
    </job>
    <job>
      <externalid>3a6efc4b-131</externalid>
      <Title>ASIC Security Staff Engineer</Title>
      <Description><![CDATA[<p><strong>Overview</strong></p>
<p>We are seeking a highly skilled ASIC Security Staff Engineer to join our team at Synopsys. As a key member of our Security IP team, you will be responsible for designing and implementing secure ASIC solutions for various industries.</p>
<p><strong>Job Description</strong></p>
<p><strong>What You&#39;ll Be Doing:</strong></p>
<ul>
<li>Designing and implementing RTL in Verilog and/or System Verilog for Security Applications.</li>
<li>Creating and designing test environments for digital hardware Security IP cores and subsystems using System Verilog and UVM.</li>
<li>Conducting hardware verification of IP cores and subsystems utilizing modern verification techniques such as UVM or formal verification.</li>
<li>Collaborating with hardware and software security experts to perform functional and performance analysis of embedded hardware/software IP solutions.</li>
<li>Working within an international team setup, contributing to global projects.</li>
<li>Ensuring adherence to high-quality standards and best practices in digital design and verification processes.</li>
</ul>
<p><strong>The Impact You Will Have:</strong></p>
<ul>
<li>Enhancing the performance and security of our IP cores and subsystems.</li>
<li>Contributing to the rapid integration of advanced capabilities into SoCs, meeting unique performance, power, and size requirements.</li>
<li>Reducing time-to-market for differentiated products with minimized risk.</li>
<li>Driving innovation in the fields of CyberSecurity, High Performance Computing, Artificial Intelligence, and Automotive.</li>
<li>Collaborating with a diverse team to deliver leading-edge solutions that shape the future of technology.</li>
<li>Playing a key role in maintaining Synopsys&#39; position as a leader in chip design and software security.</li>
</ul>
<p><strong>What You&#39;ll Need:</strong></p>
<ul>
<li>3+ years Experience in RTL design of hardware IP components.</li>
<li>Proficiency in ASIC verification using System Verilog, UVM, and or Verilog</li>
<li>Ability to create detailed specifications for test environments.</li>
<li>MSc or PhD in Electrical Engineering or Computer Science.</li>
<li>Strong understanding of IC Design flows and exceptional problem-solving and debugging skills.</li>
</ul>
<p><strong>Who You Are:</strong></p>
<ul>
<li>A strong communicator with excellent written and verbal skills.</li>
<li>A team player who thrives in a collaborative international environment.</li>
<li>An innovative thinker who is passionate about technology and continuous improvement.</li>
<li>Detail-oriented and committed to delivering high-quality work.</li>
<li>Adaptable and able to manage multiple tasks effectively.</li>
</ul>
<p><strong>The Team You’ll Be A Part Of:</strong></p>
<p>You will be joining the Security IP team in Eindhoven at the High Tech Campus, a dynamic and innovative group dedicated to extending the Security IP business in markets such as CyberSecurity, High Performance Computing, Artificial Intelligence, and Automotive. Our team is composed of experts in hardware and software security, working together to develop state-of-the-art IP cores and subsystems. We value collaboration, creativity, and a commitment to excellence.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<ul>
<li>### Health &amp; Wellness</li>
</ul>
<p>Comprehensive medical and healthcare plans that work for you and your family.</p>
<ul>
<li>### Time Away</li>
</ul>
<p>In addition to company holidays, we have ETO and FTO Programs.</p>
<ul>
<li>### Family Support</li>
</ul>
<p>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</p>
<ul>
<li>### ESPP</li>
</ul>
<p>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</p>
<ul>
<li>### Retirement Plans</li>
</ul>
<p>Save for your future with our retirement plans that vary by region and country.</p>
<ul>
<li>### Compensation</li>
</ul>
<p>Competitive salaries.</p>
<p>\<em>\</em> Benefits vary by country and region - check with your recruiter to confirm</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design, Verilog, System Verilog, UVM, Formal verification, IC Design flows, Problem-solving and debugging skills, ASIC verification, Digital hardware Security IP cores and subsystems, Embedded hardware/software IP solutions</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. The company was founded in 1986 and is headquartered in Mountain View, California.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/eindhoven/asic-security-staff-engineer/44408/91940192192</Applyto>
      <Location>Eindhoven</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>f7fbae2c-358</externalid>
      <Title>Senior Digital Verification Engineer</Title>
      <Description><![CDATA[<p><strong>Overview</strong></p>
<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p><strong>Job Description</strong></p>
<p><strong>Date posted</strong> 02/24/2026</p>
<p><strong><strong>Category</strong> Engineering<strong>Hire Type</strong> Employee<strong>Job ID</strong> 15312<strong>Remote Eligible</strong> No<strong>Date Posted</strong> 02/24/2026</strong></p>
<p><strong><strong>Senior Digital Verification Engineer</strong></strong></p>
<p><strong><strong>We Are:</strong></strong></p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Join us to transform the future through continuous technological innovation.</p>
<p><strong><strong>You Are:</strong></strong></p>
<p>You are an ambitious and detail-oriented engineering professional with a passion for digital verification and ASIC design. You thrive in dynamic and diverse environments, bringing a collaborative spirit and a strong eagerness to learn. Your background in electronics engineering equips you with deep technical expertise, and your experience in pre-silicon verification of complex PHY IPs, ASIC, or SoC designs sets you apart. You approach challenges with a solution-oriented mindset and are adept at diagnosing intricate issues efficiently. You are comfortable working across multiple verification platforms and methodologies, and you enjoy mentoring and sharing knowledge within your team. Your adaptability enables you to keep pace with evolving technologies, and you value inclusion, diversity, and continuous improvement. You are motivated by the opportunity to contribute to groundbreaking innovations in the silicon IP domain, and you are committed to delivering quality results that help bring differentiated products to market quickly. If you are excited by the chance to be at the forefront of smart technology—powering everything from AI to IoT—you will find your next challenge here at Synopsys.</p>
<p><strong><strong>What You’ll Be Doing:</strong></strong></p>
<ul>
<li>Developing robust functional verification environments (test benches) for high-speed PHY IPs.</li>
<li>Creating comprehensive test plans and detailed test cases to ensure thorough coverage.</li>
<li>Implementing checkers, assertions, random test generators, high-level transactional models, and bus functional models (BFMs).</li>
<li>Executing simulations, generating both random and focused stimuli, and performing coverage analysis to validate design functionality.</li>
<li>Building architectural and micro-architectural understanding of complex digital design blocks under verification.</li>
<li>Collaborating with cross-functional engineering teams to resolve issues and optimize verification strategies.</li>
<li>Contributing to process improvements and sharing best practices within the team.</li>
</ul>
<p><strong><strong>The Impact You Will Have:</strong></strong></p>
<ul>
<li>Accelerate the integration of advanced capabilities into SoCs, enabling customers to meet performance, power, and size requirements.</li>
<li>Ensure the delivery of differentiated, high-quality silicon IP products with reduced risk and faster time-to-market.</li>
<li>Drive innovation in verification methodologies that support the development of next-generation technologies, including AI, cloud, 5G, and IoT.</li>
<li>Enhance the reliability and functionality of high-speed digital interfaces, powering smart devices across industries.</li>
<li>Support Synopsys’ leadership in chip design and software security by maintaining rigorous verification standards.</li>
<li>Contribute to a culture of inclusion and excellence, mentoring junior engineers and promoting diversity within the team.</li>
</ul>
<p><strong><strong>What You’ll Need:</strong></strong></p>
<ul>
<li>Bachelor’s degree in Electronics Engineering with 3-8 years of relevant experience, or Master’s degree with 2-6 years.</li>
<li>Solid background in pre-silicon verification of complex PHY IPs, ASIC, or SoC designs.</li>
<li>Proficiency in Verilog, System Verilog, UVM, and netlist simulations.</li>
<li>Experience with industry-standard development and verification tools and methodologies.</li>
<li>Excellent diagnostic and problem-solving skills for identifying and resolving verification issues.</li>
<li>Preferred: Experience with formal verification, System Verilog Assertions, and code/functional coverage implementation and analysis.</li>
<li>Preferred: Familiarity with scripting languages such as Perl, TCL, and Shell scripting.</li>
<li>Preferred: Knowledge of high-speed interface protocols such as DDR and LPDDR.</li>
</ul>
<p><strong><strong>Who You Are:</strong></strong></p>
<ul>
<li>Detail-oriented and analytical thinker with a proactive approach to problem-solving.</li>
<li>Effective communicator who thrives in collaborative and diverse team environments.</li>
<li>Adaptable and eager to learn new technologies and methodologies.</li>
<li>Resourceful and resilient in overcoming technical challenges.</li>
<li>Committed to fostering inclusion, respect, and continuous improvement within the workplace.</li>
</ul>
<p><strong><strong>The Team You’ll Be A Part Of:</strong></strong></p>
<p>You will join a high-performing Silicon IP engineering team that specializes in developing and verifying advanced digital design blocks for integration into SoCs. Our team values innovation, collaboration, and knowledge sharing, working together to deliver industry-leading solutions for customers worldwide. We are passionate about technology and driven by the success of our products and people.</p>
<p><strong><strong>Rewards and Benefits:</strong></strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p>A peek inside our office</p>
<p>Po Popal</p>
<p>Workplace Resources, Sr Director</p>
<p>Back to nav</p>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<ul>
<li>### Health &amp; Wellness</li>
</ul>
<p>Comprehensive medical and healthcare plans that work for you and your family.</p>
<ul>
<li>### Time Away</li>
</ul>
<p>In addition to company holidays, we have ETO and FTO Programs.</p>
<ul>
<li>### Family Support</li>
</ul>
<p>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</p>
<ul>
<li>### ESPP</li>
</ul>
<p>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</p>
<ul>
<li>### Retirement Plans</li>
</ul>
<p>Save for your future with our retirement plans that vary by region and country.</p>
<ul>
<li>### Compensation</li>
</ul>
<p>Competitive salaries.</p>
<p>\<em>\</em> Benefits vary by country and region - check with your recruiter to confirm</p>
<p>Back to nav</p>
<p>Get an idea of what your daily routine <strong>around the office</strong> can be like</p>
<p>\ Explore <strong>Noida</strong></p>
<p>View Map</p>
<p>---</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Verilog, System Verilog, UVM, netlist simulations, industry-standard development and verification tools and methodologies, pre-silicon verification of complex PHY IPs, ASIC, or SoC designs, formal verification, System Verilog Assertions, code/functional coverage implementation and analysis, scripting languages such as Perl, TCL, and Shell scripting, high-speed interface protocols such as DDR and LPDDR</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and intellectual property (IP) for the semiconductor industry.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/noida/asic-digital-design-sr-engineer/44408/92122114032</Applyto>
      <Location>Noida</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>798ace47-ff9</externalid>
      <Title>Staff Design Verification Engineer</Title>
      <Description><![CDATA[<p><strong>Overview</strong></p>
<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p><strong>Job Description</strong></p>
<p><strong>Senior Digital Verification Engineer</strong></p>
<p><strong>We Are:</strong></p>
<p>At Synopsys, we drive the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines. We lead in chip design, verification, and IP integration, empowering the creation of high-performance silicon chips and software content. Our Silicon IP business is all about integrating more capabilities into an SoC—faster. We offer the world’s broadest portfolio of silicon IP—predesigned blocks of logic, memory, interfaces, analog, security, and embedded processors. All to help customers integrate more capabilities, meet unique performance, power, and size requirements, and get differentiated products to market quickly with reduced risk. Join us to transform the future through continuous technological innovation.</p>
<p><strong>You Are:</strong></p>
<p>You are a driven Digital Verification Engineer with a passion for technology and innovation. You thrive on tackling complex verification challenges and excel in pre-silicon functional verification of high-speed PHY IPs. Your strong foundation in RTL enables you to develop robust verification environments, and your eagerness to learn keeps you at the forefront of industry advancements. You possess a dynamic personality that brings energy to your team, and you’re adept at collaborating with diverse colleagues. You take ownership of verification activities, from creating comprehensive test plans and test cases to implementing advanced checkers and assertions. Your diagnostic and problem-solving skills are exceptional, allowing you to quickly analyze failures and optimize verification flows. You are comfortable with industry-standard tools and methodologies, and you enjoy working in environments that require both independent initiative and teamwork. Your familiarity with scripting languages and high-speed interface protocols further enhances your versatility. If you are ready to lead verification efforts that power the Era of Smart Everything, Synopsys is the place where your skills and passion will make a lasting impact.</p>
<p><strong>What You’ll Be Doing:</strong></p>
<ul>
<li>Developing functional verification environments (test benches) for complex digital design blocks.</li>
<li>Creating comprehensive test plans and test cases to ensure thorough coverage and robust design validation.</li>
<li>Implementing checkers, assertions, random test generators, high-level transactional models, and bus functional models (BFMs).</li>
<li>Performing simulations, generating random and focused stimulus, and conducting coverage analysis to verify functionality.</li>
<li>Building architecture and micro-architecture knowledge of digital blocks under test to drive effective verification strategies.</li>
<li>Collaborating with cross-functional teams to share insights and resolve issues throughout the pre-silicon verification process.</li>
<li>Utilizing industry-standard verification tools and methodologies to enhance efficiency and quality.</li>
</ul>
<p><strong>The Impact You Will Have:</strong></p>
<ul>
<li>Ensuring the reliability and performance of high-speed PHY IPs through rigorous pre-silicon functional verification.</li>
<li>Accelerating product time-to-market by identifying and resolving design issues early in the development cycle.</li>
<li>Reducing risk for customers by delivering thoroughly verified and differentiated silicon IP solutions.</li>
<li>Supporting the development of next-generation products that power innovations in AI, 5G, IoT, and more.</li>
<li>Contributing technical expertise to the team, fostering a culture of continuous improvement and learning.</li>
<li>Promoting collaboration and knowledge sharing across engineering teams to achieve collective goals.</li>
</ul>
<p><strong>What You’ll Need:</strong></p>
<ul>
<li>Bachelor’s degree in Electronics Engineering with 3-8 years of relevant experience, or Master’s degree with 2-6 years.</li>
<li>Background in pre-silicon verification of complex PHY IPs, ASIC, or SoC designs.</li>
<li>Proficiency in Verilog, System Verilog, UVM, and netlist simulations.</li>
<li>Excellent diagnostic and problem-solving skills for debugging and optimizing verification flows.</li>
<li>Experience with industry-standard development and verification tools and methodologies.</li>
<li>Familiarity with scripting languages such as Perl, TCL, and Shell scripting (preferred).</li>
<li>Experience with formal verification, System Verilog Assertions, and code/functional coverage analysis (preferred).</li>
<li>Knowledge of high-speed interface protocols such as DDR and LPDDR (preferred).</li>
</ul>
<p><strong>Who You Are:</strong></p>
<ul>
<li>Analytical thinker with a strong eagerness to learn and grow.</li>
<li>Dynamic personality, energizing and motivating team members.</li>
<li>Strong communicator, able to collaborate effectively in diverse environments.</li>
<li>Self-motivated leader, capable of driving verification activities independently and as part of a team.</li>
<li>Detail-oriented, ensuring thorough validation and quality in all deliverables.</li>
</ul>
<p><strong>The Team You’ll Be A Part Of:</strong></p>
<p>You will be part of a highly skilled Silicon IP engineering team focused on delivering robust verification solutions for high-speed PHY interfaces. The team is composed of experts in digital design, verification, and architecture, working collaboratively to solve complex challenges and push the boundaries of semiconductor technology. Together, you will contribute to the development of industry-leading products that power the next generation of intelligent devices.</p>
<p><strong>Rewards and Benefits:</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p>At Synopsys, we want talented people of every background to feel valued and supported to do their best work. Synopsys considers all applicants for employment without regard to race, color, religion, national origin, gender, sexual orientation, age, military veteran status, or disability.</p>
<p><strong>Benefits</strong></p>
<p>At Synopsys, innovation is driven by our incredible team around the world. We feel honored to work alongside such talented and passionate individuals who choose to make a difference here every day. We&#39;re proud to provide the comprehensive benefits and rewards that our team truly deserves.</p>
<p>Visit Benefits Page</p>
<ul>
<li>### Health &amp; Wellness</li>
</ul>
<p>Comprehensive medical and healthcare plans that work for you and your family.</p>
<ul>
<li>### Time Away</li>
</ul>
<p>In addition to company holidays, we have ETO and FTO Programs.</p>
<ul>
<li>### Family Support</li>
</ul>
<p>Maternity and paternity leave, parenting resources, adoption and surrogacy assistance, and more.</p>
<ul>
<li>### ESPP</li>
</ul>
<p>Purchase Synopsys common stock at a 15% discount, with a 24 month look-back.</p>
<ul>
<li>### Retirement Plans</li>
</ul>
<p>Save for your future with our retirement plans that vary by region and country.</p>
<ul>
<li>### Compensation</li>
</ul>
<p>Competitive salaries.</p>
<p>\<em>\</em> Benefits vary by country and region - check with your recruiter to confirm</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>Verilog, System Verilog, UVM, netlist simulations, Perl, TCL, Shell scripting, formal verification, System Verilog Assertions, code/functional coverage analysis, high-speed interface protocols, RTL, digital design, verification, architecture, scripting languages, high-speed interface protocols</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services for the semiconductor and electronics industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/noida/staff-design-verification-engineer/44408/91940192160</Applyto>
      <Location>Noida</Location>
      <Country></Country>
      <Postedate>2026-03-09</Postedate>
    </job>
    <job>
      <externalid>0341b889-f73</externalid>
      <Title>ASIC Digital Design, Sr Staff Engineer</Title>
      <Description><![CDATA[<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</p>
<p>We are looking for a hardware verification engineer who will perform verification of complex leading-edge security systems IP components. Be a part of a world-class team, building advanced security solutions that meet the Synopsys high quality standard for best-in-class products. These products are found in some of the most advanced, high-tech devices today in areas like automotive, networking, mobile, and IoT applications.</p>
<p><strong>Responsibilities</strong></p>
<ul>
<li>Performing design verification of cutting-edge IP components and subsystems used in high-profile security applications.</li>
<li>Developing comprehensive product verification strategies, including test specifications, detailed test plans, and thorough test reports.</li>
<li>Implementing, developing, and automating test environments for regression testing to ensure robust product quality.</li>
<li>Collaborating closely with design engineers and architects to debug products and resolve defects efficiently.</li>
<li>Staying current with the latest verification methodologies and tools, integrating state-of-the-art practices into your workflow.</li>
<li>Hardware verification of IP cores and subsystems with techniques such as SystemVerilog /UVM and Formal Verification</li>
<li>Proactively researching and integrating new developments in the domain of embedded security</li>
</ul>
<p><strong>Requirements</strong></p>
<ul>
<li>Proven expertise in verification of digital hardware IP components</li>
<li>Deep technical knowledge of and experience with modern verification methodologies including UVM, assertion-based verification, coverage driven methodology and formal verification</li>
<li>Good knowledge about IC Design flows and excellent problem solving and debugging skills</li>
<li>Experience with verification flow automation and scripting.</li>
<li>Strong communication (written and verbal) and interpersonal skills</li>
<li>Bachelor’s or Master’s degree in Electrical Engineering or Computer Science, with 8+ years of relevant experience.</li>
<li>Familiarity with security and cryptographic protocols is desirable.</li>
</ul>
<p><strong>What You’ll Be A Part Of</strong></p>
<p>You’ll join the Security IP group in Ottawa, world-class, security-focused team of hardware and software engineers dedicated to advancing the best in security technologies. The team works collaboratively to design, verify, and deliver leading-edge security solutions found in the world’s most advanced devices, from automotive to IoT. Together, you’ll challenge the status quo and set new benchmarks in embedded systems security.</p>
<p><strong>Rewards and Benefits</strong></p>
<p>We offer a comprehensive range of health, wellness, and financial benefits to cater to your needs. Our total rewards include both monetary and non-monetary offerings. Your recruiter will provide more details about the salary range and benefits during the hiring process.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>verification of digital hardware IP components, modern verification methodologies, IC Design flows, verification flow automation, scripting, security and cryptographic protocols, SystemVerilog, UVM, Formal Verification</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a global leader in semiconductor IP and security innovation, providing technology for the Era of Pervasive Intelligence.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/kanata/asic-digital-design-sr-staff-engineer-13965/44408/91391709936</Applyto>
      <Location>Kanata, Ontario, Canada</Location>
      <Country></Country>
      <Postedate>2026-03-08</Postedate>
    </job>
    <job>
      <externalid>fb4fa003-a73</externalid>
      <Title>Platform Hardware Security Engineer</Title>
      <Description><![CDATA[<p><strong>About the Role</strong></p>
<p>We&#39;re seeking a Platform Hardware Security Engineer to design and implement security architectures for bare-metal infrastructure. You&#39;ll work with teams across Anthropic to build firmware, bootloaders, operating systems, and attestation systems to ensure the integrity of our infrastructure from the ground up.</p>
<p>This role requires expertise in low-level systems security and the ability to architect solutions that balance security requirements with the performance demands of training AI models across our massive fleet.</p>
<p><strong>What you&#39;ll do:</strong></p>
<ul>
<li>Design and implement secure boot chains from firmware through OS initialization for diverse hardware platforms (CPUs, BMCs, switches, peripherals, and embedded microcontrollers)</li>
<li>Architect attestation systems that provide cryptographic proof of system state from hardware root of trust through application layer</li>
<li>Develop measured boot implementations and runtime integrity monitoring</li>
<li>Create reference architectures and security requirements for bare-metal deployments</li>
<li>Integrate security controls with infrastructure teams without impacting training performance</li>
<li>Prototype and validate security mechanisms before production deployment</li>
<li>Conduct firmware vulnerability assessments and penetration testing</li>
<li>Build firmware analysis pipelines for continuous security monitoring</li>
<li>Document security architectures and maintain threat models</li>
<li>Collaborate with software and hardware vendors to ensure security capabilities meet our requirements</li>
</ul>
<p><strong>Who you are:</strong></p>
<ul>
<li>8+ years of experience in systems security, with at least 5 years focused on firmware and hardware security (firmware, bootloaders, and OS-level security)</li>
<li>Hands-on experience with secure boot, measured boot, and attestation technologies (TPM, Intel TXT, AMD SEV, ARM TrustZone)</li>
<li>Strong understanding of cryptographic protocols and hardware security modules</li>
<li>Experience with UEFI/BIOS or embedded firmware security, bootloader hardening, and chain of trust implementation</li>
<li>Proficiency in low-level programming (C, Rust, Assembly) and systems programming</li>
<li>Knowledge of firmware vulnerability assessment and threat modeling</li>
<li>Track record of designing security architectures for complex, distributed systems</li>
<li>Experience with supply chain security</li>
<li>Ability to work effectively across hardware and software boundaries</li>
<li>Knowledge of NIST firmware security guidelines and hardware security frameworks</li>
</ul>
<p><strong>Strong candidates may also have:</strong></p>
<ul>
<li>Experience with confidential computing technologies and hardware-based TEEs</li>
<li>Knowledge of SLSA framework and software supply chain security standards</li>
<li>Experience securing large-scale HPC or cloud infrastructure</li>
<li>Contributions to open-source security projects (coreboot, CHIPSEC, etc.)</li>
<li>Background in formal verification or security proof techniques</li>
<li>Experience with silicon root of trust implementations</li>
<li>Experience working with building foundational technical designs, operational leadership, and vendor collaboration</li>
<li>Previous work with AI/ML infrastructure security</li>
</ul>
<p><strong>Logistics</strong></p>
<ul>
<li>Education requirements: We require at least a Bachelor&#39;s degree in a related field or equivalent experience.</li>
<li>Location-based hybrid policy: Currently, we expect all staff to be in one of our offices at least 25% of the time. However, some roles may require more time in our offices.</li>
<li>Visa sponsorship: We do sponsor visas! However, we aren&#39;t able to successfully sponsor visas for every role and every candidate. But if we make you an offer, we will make every reasonable effort to get you a visa, and we retain an immigration lawyer to help with this.</li>
</ul>
<p><strong>We encourage you to apply even if you do not believe you meet every single qualification. Not all strong candidates will meet every single qualification as listed. Research shows that people who identify as being from underrepresented groups are more prone to experiencing imposter syndrome and doubting the strength of their candidacy, so we urge you not to exclude yourself prematurely and to submit an application if you&#39;re interested in this work.</strong></p>
<p><strong>Your safety matters to us. To protect yourself from potential scams, remember that Anthropic recruiters only contact you from @anthropic.com email addresses. In some cases, we may partner with vetted recruiting agencies who will identify themselves as working on behalf of Anthropic. Be cautious of emails from other domains. Legitimate Anthropic recruiters will never ask for money, fees, or banking information before your first day. If you&#39;re ever unsure about a communication, don&#39;t click any links—visit anthropic.com/careers directly for confirmed position openings.</strong></p>
<p><strong>How we&#39;re different</strong></p>
<p>We believe that the highest-impact AI research will be big science. At Anthropic we work as a single cohesive team on just a few large-scale research efforts.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>hybrid</Workarrangement>
      <Salaryrange>$405,000 - $485,000 USD</Salaryrange>
      <Skills>firmware security, hardware security, secure boot, measured boot, attestation technologies, cryptographic protocols, hardware security modules, UEFI/BIOS, embedded firmware security, bootloader hardening, chain of trust implementation, low-level programming, systems programming, firmware vulnerability assessment, threat modeling, supply chain security, NIST firmware security guidelines, hardware security frameworks, confidential computing technologies, hardware-based TEEs, SLSA framework, software supply chain security standards, large-scale HPC or cloud infrastructure, open-source security projects, formal verification, security proof techniques, silicon root of trust implementations, AI/ML infrastructure security</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Anthropic</Employername>
      <Employerlogo>https://logos.yubhub.co/anthropic.com.png</Employerlogo>
      <Employerdescription>Anthropic is a quickly growing organisation that aims to create reliable, interpretable, and steerable AI systems. The company&apos;s mission is to build beneficial AI systems that are safe and beneficial for users and society as a whole.</Employerdescription>
      <Employerwebsite>https://job-boards.greenhouse.io</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://job-boards.greenhouse.io/anthropic/jobs/4929689008</Applyto>
      <Location>New York City, NY; Seattle, WA; San Francisco, CA; Washington, DC</Location>
      <Country></Country>
      <Postedate>2026-03-08</Postedate>
    </job>
    <job>
      <externalid>61448503-aa0</externalid>
      <Title>Design Verification Engineer</Title>
      <Description><![CDATA[<p><strong>Job Posting</strong></p>
<p><strong>Design Verification Engineer</strong></p>
<p><strong>Location</strong></p>
<p>San Francisco</p>
<p><strong>Employment Type</strong></p>
<p>Full time</p>
<p><strong>Location Type</strong></p>
<p>Hybrid</p>
<p><strong>Department</strong></p>
<p>Scaling</p>
<p><strong>Compensation</strong></p>
<ul>
<li>$226K – $445K • Offers Equity</li>
</ul>
<p>The base pay offered may vary depending on multiple individualized factors, including market location, job-related knowledge, skills, and experience. If the role is non-exempt, overtime pay will be provided consistent with applicable laws. In addition to the salary range listed above, total compensation also includes generous equity, performance-related bonus(es) for eligible employees, and the following benefits.</p>
<ul>
<li>Medical, dental, and vision insurance for you and your family, with employer contributions to Health Savings Accounts</li>
</ul>
<ul>
<li>Pre-tax accounts for Health FSA, Dependent Care FSA, and commuter expenses (parking and transit)</li>
</ul>
<ul>
<li>401(k) retirement plan with employer match</li>
</ul>
<ul>
<li>Paid parental leave (up to 24 weeks for birth parents and 20 weeks for non-birthing parents), plus paid medical and caregiver leave (up to 8 weeks)</li>
</ul>
<ul>
<li>Paid time off: flexible PTO for exempt employees and up to 15 days annually for non-exempt employees</li>
</ul>
<ul>
<li>13+ paid company holidays, and multiple paid coordinated company office closures throughout the year for focus and recharge, plus paid sick or safe time (1 hour per 30 hours worked, or more, as required by applicable state or local law)</li>
</ul>
<ul>
<li>Mental health and wellness support</li>
</ul>
<ul>
<li>Employer-paid basic life and disability coverage</li>
</ul>
<ul>
<li>Annual learning and development stipend to fuel your professional growth</li>
</ul>
<ul>
<li>Daily meals in our offices, and meal delivery credits as eligible</li>
</ul>
<ul>
<li>Relocation support for eligible employees</li>
</ul>
<ul>
<li>Additional taxable fringe benefits, such as charitable donation matching and wellness stipends, may also be provided.</li>
</ul>
<p>More details about our benefits are available to candidates during the hiring process.</p>
<p>This role is at-will and OpenAI reserves the right to modify base pay and other compensation components at any time based on individual performance, team or company results, or market conditions.</p>
<p><strong>About the Team:</strong></p>
<p>OpenAI’s Hardware organization develops silicon and system-level solutions designed for the unique demands of advanced AI workloads. The team is responsible for building the next generation of AI-native silicon while working closely with software and research partners to co-design hardware tightly integrated with AI models. In addition to delivering production-grade silicon for OpenAI’s supercomputing infrastructure, the team also creates custom design tools and methodologies that accelerate innovation and enable hardware optimized specifically for AI.</p>
<p><strong>About the Role</strong> OpenAI is developing custom silicon to power the next generation of frontier AI models. We’re looking for experienced Design Verification (DV) Engineers to ensure functional correctness and robust design for our cutting-edge ML accelerators. You will play a key role in verifying complex hardware systems—ranging from individual IP blocks to subsystems and full SoC—working closely with architecture, RTL, software, and systems teams to deliver reliable silicon at scale.</p>
<p><strong>In this role you will:</strong></p>
<ul>
<li>Own the verification of one or more of: custom IP blocks, subsystems (compute, interconnect, memory, etc.), or full-chip SoC-level functionality.</li>
</ul>
<ul>
<li>Define verification plans based on architecture and microarchitecture specs.</li>
</ul>
<ul>
<li>Develop constrained-random, directed, and system-level testbenches using SystemVerilog/UVM or equivalent methodologies.</li>
</ul>
<ul>
<li>Build and maintain stimulus generators, checkers, monitors, and scoreboards to ensure high coverage and correctness.</li>
</ul>
<ul>
<li>Drive bug triage, root cause analysis, and work closely with design teams on resolution.</li>
</ul>
<ul>
<li>Contribute to regression infrastructure, coverage analysis, and closure for both block- and top-level environments.</li>
</ul>
<p><strong>You might thrive in this role if you have:</strong></p>
<ul>
<li>BS/MS in EE/CE/CS or equivalent with 3+ years of experience in hardware verification.</li>
</ul>
<ul>
<li>Proven success verifying complex IP or SoC designs in industry-standard flows</li>
</ul>
<ul>
<li>Proficient in SystemVerilog, UVM, and common simulation and debug tools (e.g., VCS, Questa, Verdi).</li>
</ul>
<ul>
<li>Strong knowledge of computer architecture concepts, memory and cache systems, coherency, interconnects, and/or ML compute primitives.</li>
</ul>
<ul>
<li>Familiarity with performance modeling, formal verification, or emulation is a plus.</li>
</ul>
<ul>
<li>Experience working in fast-paced, cross-disciplinary teams with a passion for building reliable hardware.</li>
</ul>
<p>_To comply with U.S. export control laws and regulations, candidates for this role may need to meet certain legal status requirements as provided in those laws and regulations._</p>
<p><strong>About OpenAI</strong></p>
<p>OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. We push the boundaries of the capabilities of AI systems and seek to safely deploy them to the world through our products. AI is an extremely powerful tool that must be created with safety and human needs at its core, and to achieve our mission, we must encompass and value the many different perspectives, voices, and experiences that form the full spectrum of humanity.</p>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>hybrid</Workarrangement>
      <Salaryrange>$226K – $445K • Offers Equity</Salaryrange>
      <Skills>SystemVerilog, UVM, VCS, Questa, Verdi, BS/MS in EE/CE/CS or equivalent, 3+ years of experience in hardware verification, Proven success verifying complex IP or SoC designs in industry-standard flows, Computer architecture concepts, Memory and cache systems, Coherency, Interconnects, ML compute primitives, Performance modeling, Formal verification, Emulation</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>OpenAI</Employername>
      <Employerlogo>https://logos.yubhub.co/openai.com.png</Employerlogo>
      <Employerdescription>OpenAI is an AI research and deployment company dedicated to ensuring that general-purpose artificial intelligence benefits all of humanity. The company is developing custom silicon to power the next generation of frontier AI models.</Employerdescription>
      <Employerwebsite>https://jobs.ashbyhq.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://jobs.ashbyhq.com/openai/3a415c1d-4f66-4578-8eb3-8b15ef0ab52b</Applyto>
      <Location>San Francisco</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>07d0d6b0-9ac</externalid>
      <Title>RTL Design &amp; Verification Engineer (R&amp;D Engineering, Sr Engineer)</Title>
      <Description><![CDATA[<p>We are seeking a passionate, detail-oriented engineer with an insatiable curiosity for technology and its impact on the world. You will be responsible for designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects.</li>
<li>Developing comprehensive test cases to ensure robust product functionality and performance.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>BS/MS in Computer Science, Electrical Engineering, or related field.</li>
<li>5 years of hands-on experience in RTL design and verification.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design and verification, EDA tools, Verilog, System Verilog, TCL scripting, Formal Verification methodologies, digital, analog, mixed-signal IP/circuit design, 3D-IC standards, semiconductor verification best practices</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys software engineers are key enablers in the world of Electronic Design Automation (EDA), developing and maintaining software used in chip design, verification and manufacturing.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/rtl-design-and-verification-engineer-r-and-d-engineering-sr-engineer/44408/90568184224</Applyto>
      <Location>Bengaluru</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>b455ed20-1e0</externalid>
      <Title>Applications Engineering, Sr Staff Engineer - RTL2GDS Application Specialist</Title>
      <Description><![CDATA[<p>We are seeking a highly skilled Applications Engineering, Sr Staff Engineer - RTL2GDS Application Specialist to join our team. As a key member of our Silicon Design &amp; Verification team, you will be responsible for providing expert technical guidance and engineering insight to support Synopsys product adoption and usability for leading semiconductor customers.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Providing expert technical guidance and engineering insight to support Synopsys product adoption and usability for leading semiconductor customers.</li>
<li>Diagnosing, troubleshooting, and resolving complex technical issues during customer installations and deployments.</li>
<li>Training customers on new implementations, features, and capabilities of Synopsys RTL2GDS full flow solutions.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>Extensive experience with RTL to GDSII full flow and advanced node design methodologies.</li>
<li>Hands-on proficiency with synthesis, physical design, static timing analysis, equivalence checking, parasitic extraction, DRC/LVS, and power analysis.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange>$157000-$235000</Salaryrange>
      <Skills>RTL to GDSII full flow, advanced node design methodologies, synthesis, physical design, static timing analysis, equivalence checking, parasitic extraction, DRC/LVS, power analysis, Perl, Tcl, Python, CAD automation methods, Design Compiler, ICC2, Fusion Compiler, Genus, Innovus, STA, IR drop analysis, Extraction, Formal verification</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading technology company that drives the innovations that shape the way we live and connect. Our technology is central to the Era of Pervasive Intelligence, from self-driving cars to learning machines.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/sunnyvale/applications-engineering-sr-staff-engineer-rtl2gds-application-specialist/44408/92176305600</Applyto>
      <Location>Sunnyvale, California</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>98785e57-1a3</externalid>
      <Title>Principal ASIC Verification Engineer</Title>
      <Description><![CDATA[<p>As a Principal ASIC Verification Engineer at Synopsys, you will be responsible for partnering with design teams to define verification requirements, developing test plans from specifications, and building and maintaining UVM testbenches and agents.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Partnering with design teams to define verification requirements</li>
<li>Developing test plans from specifications</li>
<li>Building and maintaining UVM testbenches and agents</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>B.Sc./M.Sc. in a relevant engineering field</li>
<li>10+ years in ASIC/UVM verification</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>SystemVerilog, C, Python, TCL/Perl, UVM, SVA, Formal verification, Interface IPs (PCIe, CXL), AI tools</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a global leader in chip design and verification, empowering the creation of high-performance silicon and software. They drive innovations that shape the world, from self-driving cars to AI and the cloud.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/munich/principal-asic-verification-engineer/44408/91377529600</Applyto>
      <Location>Munich</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>d67eb356-ada</externalid>
      <Title>Sr Staff SoC Engineer(Backend)</Title>
      <Description><![CDATA[<p>We are seeking a Sr Staff SoC Engineer(Backend) to assist our customers successfully tape out from Netlist to GDS by using Synopsys EDA tools. The successful candidate will focus on design planning, floorplanning, place and route, parasitic extraction, signal integrity analysis and prevention, IR drop/EM analysis and physical verification (DRC/LVS).</p>
<p><strong>What you&#39;ll do</strong></p>
<p>As a Sr Staff SoC Engineer(Backend), you will be working as a member of the customer&#39;s IC design team, leveraging their experience and Synopsys&#39; best practices to have immediate impact on their current project while transferring valuable knowledge for future projects.</p>
<ul>
<li>Assist customers in successfully tape out from Netlist to GDS by using Synopsys EDA tools</li>
<li>Focus on design planning, floorplanning, place and route, parasitic extraction, signal integrity analysis and prevention, IR drop/EM analysis and physical verification (DRC/LVS)</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>Typically requires BSEE or higher with 5+ years in physical design implementation role</li>
<li>Familiar with Floorplan, Place and route, DRC/LVS, IR drop, EM and Signal Integrity etc.</li>
<li>Familiar with STA, Formal Verification and Synthesis is better</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>employee</Jobtype>
      <Experiencelevel>staff</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>physical design implementation, EDA tools, design planning, floorplanning, place and route, parasitic extraction, signal integrity analysis, IR drop/EM analysis, physical verification, STA, Formal Verification, Synthesis</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys is a leading provider of electronic design automation (EDA) software and services. Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/shanghai/sr-staff-soc-engineer-backend/44408/91182619008</Applyto>
      <Location>Shanghai</Location>
      <Country></Country>
      <Postedate>2026-03-06</Postedate>
    </job>
    <job>
      <externalid>1e32ec8b-15e</externalid>
      <Title>R&amp;D Engineering, Sr Staff Engineer (RTL Design &amp; Verification)</Title>
      <Description><![CDATA[<p>Opening. This role exists to drive the development of industry-leading Silicon Lifecycle Management IPs that power the world&#39;s top technology companies.</p>
<p><strong>What you&#39;ll do</strong></p>
<p>You will be designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects.</p>
<ul>
<li>Designing and verifying RTL for advanced Silicon Lifecycle Management (SLM) IPs, including next-generation 3D-IC projects.</li>
<li>Developing comprehensive test cases to ensure robust product functionality and performance.</li>
<li>Collaborating with customers and internal engineering teams to resolve technical issues, including hands-on debugging and root cause analysis.</li>
<li>Staying current with emerging trends, standards, and best practices in SLM and 3D-IC technologies.</li>
<li>Contributing to the improvement of verification methodologies and automation flows.</li>
<li>Documenting design specifications, verification plans, and results to ensure transparency and repeatability.</li>
<li>Participating in code reviews and technical discussions to drive innovation and continuous improvement.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>BS/MS in Computer Science, Electrical Engineering, or related field.</li>
<li>8+ years of hands-on experience in RTL design and verification.</li>
<li>Proficiency in EDA tools, Verilog, System Verilog, TCL scripting, and Formal Verification methodologies.</li>
<li>Experience working in Unix/Linux environments.</li>
<li>Strong debugging and problem-solving skills, especially in complex chip design environments.</li>
<li>Excellent written and verbal communication skills in English.</li>
<li>Knowledge of digital, analog, and mixed-signal IP/circuit design (a plus).</li>
<li>Familiarity with 3D-IC standards and semiconductor verification best practices (desirable).</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>RTL design and verification, EDA tools, Verilog, System Verilog, TCL scripting, Formal Verification methodologies, Unix/Linux environments, Digital, analog, and mixed-signal IP/circuit design, 3D-IC standards and semiconductor verification best practices</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Synopsys software engineers are key enablers in the world of Electronic Design Automation (EDA), developing and maintaining software used in chip design, verification and manufacturing.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/bengaluru/r-and-d-engineering-sr-staff-engineer-rtl-design-and-verification/44408/91089467920</Applyto>
      <Location>Bengaluru</Location>
      <Country></Country>
      <Postedate>2026-01-28</Postedate>
    </job>
    <job>
      <externalid>1421653b-c51</externalid>
      <Title>ASIC Digital Design, Sr Staff Engineer</Title>
      <Description><![CDATA[<p>Opening. Our team is looking for a skilled ASIC Digital Design Engineer to join our team in Ho Chi Minh City.</p>
<p><strong>What you&#39;ll do</strong></p>
<ul>
<li>Working in a Digital and Verification Development team during the development and validation of complex digital mixed signals for high-speed interface IP.</li>
<li>Planning tests, checklists, coverage, and assertion planning.</li>
<li>Creating detailed verification environments from functional specifications.</li>
<li>Applying advanced verification techniques like constrained random generation, functional coverage, assertions, and formal verification.</li>
<li>Writing test cases, checkers, and coverage that implement the verification test plan.</li>
<li>Debugging simulations, including those of real signals modeled using SystemVerilog for analog.</li>
<li>Performing RTL, GLS, and co-simulations and ensuring coverage closure.</li>
<li>Participating in technical reviews and contributing actively.</li>
<li>Providing customer support with the bring-up of IP in customer simulation environments.</li>
<li>Following and improving development processes to ensure high-quality output.</li>
</ul>
<p><strong>What you need</strong></p>
<ul>
<li>BS/MS/PhD in Electronics Engineering, Electromechanics, Telecommunications.</li>
<li>8+ years of experience in design verification.</li>
<li>Strong skills with VCS/Verdi simulation tools and formal verification tools (vc_formal).</li>
<li>Knowledge of UPF, UVM (Universal Verification Methodology), and SVA (SystemVerilog Assertion) is a plus.</li>
<li>Proficiency in debugging and demonstrated experience in Perl/TCL/Python scripting is a plus.</li>
</ul>
<p style="margin-top:24px;font-size:13px;color:#666;">XML job scraping automation by <a href="https://yubhub.co">YubHub</a></p>]]></Description>
      <Jobtype>full-time</Jobtype>
      <Experiencelevel>senior</Experiencelevel>
      <Workarrangement>onsite</Workarrangement>
      <Salaryrange></Salaryrange>
      <Skills>VCS/Verdi simulation tools, formal verification tools, UPF, UVM, SVA, Perl/TCL/Python scripting</Skills>
      <Category>Engineering</Category>
      <Industry>Technology</Industry>
      <Employername>Synopsys</Employername>
      <Employerlogo>https://logos.yubhub.co/careers.synopsys.com.png</Employerlogo>
      <Employerdescription>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products. These engineers play a crucial role in advancing technology and enabling innovations in various industries.</Employerdescription>
      <Employerwebsite>https://careers.synopsys.com</Employerwebsite>
      <Compensationcurrency></Compensationcurrency>
      <Compensationmin></Compensationmin>
      <Compensationmax></Compensationmax>
      <Applyto>https://careers.synopsys.com/job/ho-chi-minh-city/asic-digital-design-sr-staff-engineer-verification/44408/89830689008</Applyto>
      <Location>Ho Chi Minh City</Location>
      <Country></Country>
      <Postedate>2025-12-24</Postedate>
    </job>
  </jobs>
</source>