{"version":"0.1","company":{"name":"YubHub","url":"https://yubhub.co","jobsUrl":"https://yubhub.co/jobs/skill/ddr-phy-architecture"},"x-facet":{"type":"skill","slug":"ddr-phy-architecture","display":"Ddr Phy Architecture","count":1},"x-feed-size-limit":100,"x-feed-sort":"enriched_at desc","x-feed-notice":"This feed contains at most 100 jobs (the most recently enriched). For the full corpus, use the paginated /stats/by-facet endpoint or /search.","x-generator":"yubhub-xml-generator","x-rights":"Free to redistribute with attribution: \"Data by YubHub (https://yubhub.co)\"","x-schema":"Each entry in `jobs` follows https://schema.org/JobPosting. YubHub-native raw fields carry `x-` prefix.","jobs":[{"@context":"https://schema.org","@type":"JobPosting","identifier":{"@type":"PropertyValue","name":"YubHub","value":"job_e9f309b8-35d"},"title":"Senior Manager, ASIC Digital Design","description":"<p>Our Hardware Engineers at Synopsys are responsible for designing and developing cutting-edge semiconductor solutions. They work on intricate tasks such as chip architecture, circuit design, and verification to ensure the efficiency and reliability of semiconductor products.</p>\n<p>As a Senior Manager, ASIC Digital Design, you will lead a diverse team of design engineers in the development of next-generation SERDES PHY IP solutions. You will collaborate with architects, verification, physical implementation, and firmware teams to deliver comprehensive IP products.</p>\n<p>Key responsibilities include:</p>\n<ul>\n<li>Leading a diverse team of design engineers in the development of next-generation SERDES PHY IP solutions</li>\n<li>Collaborating with architects, verification, physical implementation, and firmware teams to deliver comprehensive IP products</li>\n<li>Planning, scheduling, and driving all phases of SERDES PHY IP design, from specification through productization and customer support</li>\n<li>Ensuring project success by achieving optimal timing, performance, and power goals across multiple design cycles</li>\n<li>Mentoring and developing team members, fostering technical growth, and a culture of innovation</li>\n<li>Engaging customers, providing support for successful IP integration into their SoCs, and addressing technical challenges</li>\n</ul>\n<p>The impact you will have includes delivering industry-leading SERDES PHY IP solutions that set new benchmarks for speed, bandwidth, and efficiency, empowering semiconductor customers to build high-performance, low-power chips for cutting-edge applications, and driving technical innovation that strengthens Synopsys&#39; leadership in the mixed-signal IP market.</p>\n<p style=\"margin-top:24px;font-size:13px;color:#666;\">XML job scraping automation by <a href=\"https://yubhub.co\">YubHub</a></p>","url":"https://yubhub.co/jobs/job_e9f309b8-35d","directApply":true,"hiringOrganization":{"@type":"Organization","name":"Synopsys","sameAs":"https://careers.synopsys.com","logo":"https://logos.yubhub.co/careers.synopsys.com.png"},"x-apply-url":"https://careers.synopsys.com/job/kanata/senior-manager-asic-digital-design/44408/93286401664","x-work-arrangement":"onsite","x-experience-level":"senior","x-job-type":"full-time","x-salary-range":null,"x-skills-required":["Verilog","System Verilog","front-end design flows","linting","synthesis","static timing analysis","cross-domain clocking","DFT","power optimization"],"x-skills-preferred":["DDR memory","DDR PHY architecture"],"datePosted":"2026-04-05T13:20:15.775Z","jobLocation":{"@type":"Place","address":{"@type":"PostalAddress","addressLocality":"Kanata"}},"employmentType":"FULL_TIME","occupationalCategory":"Engineering","industry":"Technology","skills":"Verilog, System Verilog, front-end design flows, linting, synthesis, static timing analysis, cross-domain clocking, DFT, power optimization, DDR memory, DDR PHY architecture"}]}